

# UM1581 User manual

## Description of STM32F30xx/31xx Standard Peripheral Library

#### Introduction

The STM32F30xx and STM32F31xx Standard Peripheral Library covers 3 abstraction levels, and includes:

- A complete register address mapping with all bits, bitfields and registers declared in C. This avoids
  a cumbersome task and more important, it brings the benefits of a bug free reference mapping file,
  speeding up the early project phase.
- A collection of routines and data structures covering all peripheral functions (drivers with common API). It can directly be used as a reference framework, since it also includes macros for supporting core-related intrinsic features, common constants, and definition of data types.
- A set of examples covering all available peripherals with template projects for the most common development tools. With the appropriate hardware evaluation board, this allows to get started with a brand-new micro within few hours.

Each driver consists of a set of functions covering all peripheral features. The development of each driver is driven by a common API (application programming interface) which standardizes the driver structure, the functions and the parameter names. The driver source code is developed in 'Strict ANSI-C' (relaxed ANSI-C for projects and example files). It is fully documented and is MISRA-C 2004 compliant. Writing the whole library in 'Strict ANSI-C' makes it independent from the development tools. Only the start-up files depend on the development tools. Thanks to the Standard Peripheral Library, low-level implementation details are transparent so that reusing code on a different MCU requires only to reconfigure the compiler. As a result, developers can easily migrate designs across the STM32 series to quickly bring product line extensions to market without any redesign. In addition, the library is built around a modular architecture that makes it easy to tailor and run it on the same MCU using hardware platforms different from ST evaluation boards.

The Standard Peripheral Library implements run-time failure detection by checking the input values for all library functions. Such dynamic checking contributes towards enhancing the robustness of the software. Run-time detection is suitable for user application development and debugging. It adds an overhead which can be removed from the final application code to minimize code size and execution speed. For more details refer to *Section 1.1.5: "Run-time checking"*.

Since the Standard Peripheral Library is generic and covers all peripheral features, the size and/or execution speed of the application code may not be optimized. For many applications, the library may be used as is.

The firmware library user manual is structured as follows:

- Document conventions, rules, architecture and overview of the Library package.
- How to use and customize the Library (step by step).
- Detailed description of each peripheral driver: configuration structure, functions and how to use the provided API to build your application.

The STM32F30xx and STM32F31xx Standard Peripheral Library will be referred to as STM32F30xx Library throughout the document, unless otherwise specified.

#### **Table 1: Applicable products**

| Туре             | Part numbers              |
|------------------|---------------------------|
| Microcontrollers | STM32F30xx and STM32F31xx |



October 2012 DocID023800 Rev 1 1/584

# **Contents**

| 1 | STM32  | PF30xx Standard Peripheral Library                | 14 |
|---|--------|---------------------------------------------------|----|
|   | 1.1    | Coding rules and conventions                      | 14 |
|   |        | 1.1.1 Acronyms                                    | 14 |
|   |        | 1.1.2 Naming conventions                          | 14 |
|   |        | 1.1.3 Coding rules                                | 15 |
|   |        | 1.1.4 Bit-Banding                                 | 18 |
|   |        | 1.1.5 Run-time checking                           | 19 |
|   |        | 1.1.6 MISRA-C 2004 compliance                     | 21 |
|   | 1.2    | Architecture                                      | 23 |
|   | 1.3    | Package description                               | 24 |
|   |        | 1.3.1 Library folder structure                    | 24 |
|   |        | 1.3.2 Project folder                              | 27 |
|   |        | 1.3.3 Utilities folder                            | 29 |
|   | 1.4    | Supported devices and development tools           | 31 |
|   |        | 1.4.1 Supported devices                           | 31 |
|   |        | 1.4.2 Supported development tools and compilers   | 31 |
| 2 | How to | use and customize the library                     | 32 |
|   | 2.1    | Library configuration parameters                  | 32 |
|   | 2.2    | Library programming model                         | 34 |
|   | 2.3    | Peripheral initialization and configuration       | 35 |
|   | 2.4    | How to run your first example                     | 36 |
|   |        | 2.4.1 Prerequisites                               |    |
|   |        | 2.4.2 Run your first example                      | 37 |
|   |        | 2.4.3 Run a peripheral example                    | 38 |
|   | 2.5    | STM32F30/31xx programming model using the library | 39 |
|   | 2.6    | How to develop your first application             | 41 |
|   |        | 2.6.1 Starting point                              |    |
|   |        | 2.6.2 Library configuration parameters            | 42 |
|   |        | 2.6.3 system_stm32f30x.c                          | 42 |
|   |        | 2.6.4 main.c                                      | 43 |
|   |        | 2.6.5 stm32f30x_it.c                              | 44 |
| 3 | Analog | g-to-digital converter (ADC)                      | 46 |
|   | 3.1    | ADC Firmware driver registers structures          | 46 |
|   |        | 3.1.1 ADC_Common_TypeDef                          |    |
|   |        | 3.1.2 ADC_CommonInitTypeDef                       |    |
|   |        |                                                   |    |

|             |        | 3.1.3 ADC_InitTypeDef                                                                       | 47    |
|-------------|--------|---------------------------------------------------------------------------------------------|-------|
|             |        | 3.1.4 ADC_InjectedInitTypeDef                                                               | 48    |
|             |        | 3.1.5 ADC_TypeDef                                                                           | 48    |
|             | 3.2    | ADC Firmware driver API description                                                         | 51    |
|             |        | 3.2.1 How to use this driver                                                                | 51    |
|             |        | 3.2.2 Initialization and Configuration functions                                            | 51    |
|             |        | 3.2.3 Analog Watchdog configuration functions                                               | 52    |
|             |        | 3.2.4 Temperature Sensor - Vrefint (Internal Reference Voltage) a VBAT management functions |       |
|             |        | 3.2.5 Regular Channels Configuration functions                                              | 53    |
|             |        | 3.2.6 Regular Channels DMA Configuration functions                                          | 54    |
|             |        | 3.2.7 Injected channels Configuration functions                                             | 54    |
|             |        | 3.2.8 Interrupts and flags management functions                                             | 55    |
|             |        | 3.2.9 Initialization and Configuration functions                                            | 57    |
|             |        | 3.2.10Analog Watchdog configuration functions                                               | 65    |
|             |        | 3.2.11Temperature Sensor- Vrefint (Internal Reference Voltage) a VBAT management function   |       |
|             |        | 3.2.12Regular Channels Configuration functions                                              | 71    |
|             |        | 3.2.13Regular Channels DMA Configuration functions                                          | 81    |
|             |        | 3.2.14Injected channels Configuration functions                                             | 82    |
|             |        | 3.2.15Interrupts and flags management functions                                             | 84    |
|             | 3.3    | ADC Firmware driver defines                                                                 | 90    |
|             |        | 3.3.1 ADC                                                                                   | 90    |
| 4           | Contro | ller area network (bxCAN)                                                                   | 105   |
|             | 4.1    | CAN Firmware driver registers structures                                                    |       |
|             |        | 4.1.1 CAN_TypeDef                                                                           |       |
|             |        | 4.1.2 CAN_FIFOMailBox_TypeDef                                                               | 106   |
|             |        | 4.1.3 CAN_TxMailBox_TypeDef                                                                 |       |
|             |        | 4.1.4 CAN_FilterRegister_TypeDef                                                            | 107   |
|             |        | 4.1.5 CAN_InitTypeDef                                                                       | 107   |
|             |        | 4.1.6 CAN_FilterInitTypeDef                                                                 | 109   |
|             |        | 4.1.7 CanRxMsg                                                                              | 110   |
|             |        | 4.1.8 CanTxMsg                                                                              | 110   |
|             | 4.2    | CAN Firmware driver API description                                                         | 111   |
|             |        | 4.2.1 How to use this driver                                                                | 111   |
|             |        | 4.2.2 Initialization and Configuration functions                                            | 112   |
|             |        | 4.2.3 CAN Frames Transmission functions                                                     | 112   |
|             |        | 4.2.4 CAN Frames Reception functions                                                        | 112   |
|             |        | 4.2.5 CAN Operation modes functions                                                         | 112   |
| <del></del> |        | DocID023800 Rev 1                                                                           | 3/584 |

| STM32F30xx Sta | ndard Periph | eral Library                                            | UM1581 |
|----------------|--------------|---------------------------------------------------------|--------|
|                | •            | 4.2.6 CAN Bus Error management functions                |        |
|                |              | 4.2.7 Interrupts and flags management functions         | 113    |
|                |              | 4.2.8 Initialization and Configuration functions        | 115    |
|                |              | 4.2.9 CAN Frames Transmission functions                 | 118    |
|                |              | 4.2.10CAN Frames Reception functions                    | 119    |
|                |              | 4.2.11CAN Operating mode functions                      | 120    |
|                |              | 4.2.12CAN Bus Error management functions                | 121    |
|                |              | 4.2.13Interrupts and flags management functions         | 123    |
|                | 4.3          | CAN Firmware driver defines                             | 126    |
|                |              | 4.3.1 CAN                                               | 126    |
| 5              | Compa        | arators (COMP)                                          | 137    |
|                | 5.1          | COMP Firmware driver registers structures               | 137    |
|                |              | 5.1.1 COMP_TypeDef                                      |        |
|                |              | 5.1.2 COMP_InitTypeDef                                  | 137    |
|                | 5.2          | COMP Firmware driver API description                    | 138    |
|                |              | 5.2.1 COMP Peripheral features                          |        |
|                |              | 5.2.2 How to use this driver                            |        |
|                |              | 5.2.3 Initialization and Configuration functions        | 140    |
|                |              | 5.2.4 Window mode control function                      | 140    |
|                |              | 5.2.5 Initialization and Configuration functions        | 141    |
|                |              | 5.2.6 Write mode control functions                      | 144    |
|                |              | 5.2.7 COMP configuration locking function               | 144    |
|                | 5.3          | COMP Firmware driver defines                            | 145    |
|                |              | 5.3.1 COMP                                              | 145    |
| 6              | CRC ca       | alculation unit (CRC)                                   | 152    |
|                | 6.1          | CRC Firmware driver registers structures                | 152    |
|                |              | 6.1.1 CRC_TypeDef                                       | 152    |
|                | 6.2          | CRC Firmware driver API description                     | 152    |
|                |              | 6.2.1 How to use this driver                            |        |
|                |              | 6.2.2 CRC configuration functions                       | 153    |
|                |              | 6.2.3 CRC computation functions                         | 153    |
|                |              | 6.2.4 CRC Independent Register (IDR) access functions   | 153    |
|                |              | 6.2.5 CRC Independent Register (IDR) access functions   | 153    |
|                |              | 6.2.6 CRC computation of one/many 32-bit data functions | 156    |
|                |              | 6.2.7 CRC Independent Register (IDR) access functions   | 158    |
|                | 6.3          | CRC Firmware driver defines                             | 158    |
|                |              | 6.3.1 CRC                                               | 158    |
|                |              |                                                         |        |

|             | 7 | Digital | -to-analog converter (DAC)                                   | 160             |
|-------------|---|---------|--------------------------------------------------------------|-----------------|
|             |   | 7.1     | DAC Firmware driver registers structures                     | 160             |
|             |   |         | 7.1.1 DAC_TypeDef                                            | 160             |
|             |   |         | 7.1.2 DAC_InitTypeDef                                        | 161             |
|             |   | 7.2     | DAC Firmware driver API description                          | 161             |
|             |   |         | 7.2.1 DAC Peripheral features                                |                 |
|             |   |         | 7.2.2 How to use this driver                                 | 162             |
|             |   |         | 7.2.3 DAC channels configuration: trigger, output buffer, da | ata format. 163 |
|             |   |         | 7.2.4 DMA management functions                               | 163             |
|             |   |         | 7.2.5 Interrupts and flags management functions              | 163             |
|             |   |         | 7.2.6 DAC channels configuration                             | 163             |
|             |   |         | 7.2.7 DAC management functions                               | 168             |
|             |   |         | 7.2.8 Interrupts and flags management functions              | 169             |
|             |   | 7.3     | DAC Firmware driver defines                                  | 171             |
|             |   |         | 7.3.1 DAC                                                    | 171             |
|             | 8 | Debug   | support (DBGMCU)                                             | 176             |
|             |   | 8.1     | DBGMCU Firmware driver registers structures                  | 176             |
|             |   |         | 8.1.1 DBGMCU_TypeDef                                         | 176             |
|             |   | 8.2     | DBGMCU Firmware driver API description                       | 176             |
|             |   |         | 8.2.1 Device and Revision ID management functions            | 176             |
|             |   |         | 8.2.2 Peripherals Configuration functions                    | 176             |
|             |   |         | 8.2.3 Device and Revision ID management functions            | 177             |
|             |   |         | 8.2.4 Peripherals Configuration functions                    | 177             |
|             |   | 8.3     | DBGMCU Firmware driver defines                               | 179             |
|             |   |         | 8.3.1 DBGMCU                                                 | 179             |
|             | 9 | DMA c   | ontroller (DMA)                                              | 182             |
|             |   | 9.1     | DMA Firmware driver registers structures                     | 182             |
|             |   |         | 9.1.1 DMA_Channel_TypeDef                                    | 182             |
|             |   |         | 9.1.2 DMA_TypeDef                                            | 182             |
|             |   |         | 9.1.3 DMA_InitTypeDef                                        | 182             |
|             |   | 9.2     | DMA Firmware driver API description                          | 184             |
|             |   |         | 9.2.1 How to use this driver                                 | 184             |
|             |   |         | 9.2.2 Initialization and Configuration functions             | 184             |
|             |   |         | 9.2.3 Data Counter functions                                 | 185             |
|             |   |         | 9.2.4 Interrupts and flags management functions              | 185             |
|             |   |         | 9.2.5 Initialization and Configuration functions             | 186             |
|             |   |         | 9.2.6 Data counter functions                                 | 188             |
| <b>\7</b> / |   |         | DocID023800 Rev 1                                            | 5/584           |

| STM32F30xx Sta | andard Periph | eral Library                                     | UM1581     |
|----------------|---------------|--------------------------------------------------|------------|
|                | •             | 9.2.7 Interrupts and flags management functions  |            |
|                | 9.3           | DMA Firmware driver defines                      | 196        |
|                |               | 9.3.1 DMA                                        | 196        |
| 10             | Extern        | al interrupt/event controller (EXTI)             | 207        |
|                |               | EXTI Firmware driver registers structures        |            |
|                |               | 10.1.1EXTI_TypeDef                               |            |
|                |               | 10.1.2EXTI_InitTypeDef                           |            |
|                | 10.2          | EXTI Firmware driver API description             | 208        |
|                |               | 10.2.1EXTI features                              |            |
|                |               | 10.2.2How to use this driver                     | 209        |
|                |               | 10.2.3Initialization and Configuration functions | 209        |
|                |               | 10.2.4Interrupts and flags management functions  | 209        |
|                |               | 10.2.5Initialization and Configuration functions | 210        |
|                |               | 10.2.6Interrupts and flags management functions  | 211        |
|                | 10.3          | EXTI Firmware driver defines                     | 212        |
|                |               | 10.3.1EXTI                                       | 212        |
| 11             | FLASH         | Memory (FLASH)                                   | 216        |
|                | 11.1          | FLASH Firmware driver registers structures       | 216        |
|                |               | 11.1.1FLASH_TypeDef                              | 216        |
|                |               | 11.1.2OB_TypeDef                                 | 216        |
|                | 11.2          | FLASH Firmware driver API description            | 217        |
|                |               | 11.2.1How to use this driver                     | 217        |
|                |               | 11.2.2FLASH Interface configuration functions    | 218        |
|                |               | 11.2.3FLASH Memory Programming functions         | 218        |
|                |               | 11.2.4Option Bytes Programming functions         | 219        |
|                |               | 11.2.5 Interrupts and flags management functions | 220        |
|                |               | 11.2.6FLASH Interface configuration functions    | 220        |
|                |               | 11.2.7FLASH Memory Programming functions         | 221        |
|                |               | 11.2.8Option Bytes Programming functions         | 224        |
|                |               | 11.2.9Interrupts and flags management functions  |            |
|                | 11.3          | FLASH Firmware driver defines                    | 232        |
|                |               | 11.3.1FLASH                                      | 232        |
| 12             | Genera        | al-purpose I/Os (GPIO)                           | 234        |
|                | 12.1          | GPIO Firmware driver registers structures        | 234        |
|                |               | 12.1.1GPIO_TypeDef                               | 234        |
|                |               | 12.1.2GPIO_InitTypeDef                           | 235        |
|                | 12.2          | GPIO Firmware driver API description             | 235        |
| 6/584          |               | DocID023800 Rev 1                                | <b>577</b> |

|    |          | 12.2.1 How to use this driver                          | 235 |
|----|----------|--------------------------------------------------------|-----|
|    |          | 12.2.2Initialization and Configuration                 | 236 |
|    |          | 12.2.3GPIO Read and Write                              | 236 |
|    |          | 12.2.4GPIO Alternate functions configuration functions | 236 |
|    |          | 12.2.5Initialization and Configuration                 | 237 |
|    |          | 12.2.6GPIO Read and Write functions                    | 238 |
|    |          | 12.2.7GPIO Alternate functions configuration functions | 241 |
|    | 12.3     | GPIO Firmware driver defines                           | 242 |
|    |          | 12.3.1GPIO                                             | 242 |
| 13 | Inter-in | tegrated circuit interface (I2C)                       | 247 |
|    | 13.1     | I2C Firmware driver registers structures               | 247 |
|    |          | 13.1.1I2C_TypeDef                                      | 247 |
|    |          | 13.1.2I2C_InitTypeDef                                  | 248 |
|    | 13.2     | I2C Firmware driver API description                    | 248 |
|    |          | 13.2.1How to use this driver                           | 248 |
|    |          | 13.2.2Initialization and Configuration functions       | 249 |
|    |          | 13.2.3Communications handling functions                | 250 |
|    |          | 13.2.4SMBUS management functions                       | 250 |
|    |          | 13.2.5I2C registers management functions               | 251 |
|    |          | 13.2.6Data transfers management functions              | 251 |
|    |          | 13.2.7DMA transfers management functions               | 251 |
|    |          | 13.2.8Interrupts and flags management functions        | 252 |
|    |          | 13.2.9Initialization and Configuration functions       | 253 |
|    |          | 13.2.10 Communications handling functions              | 259 |
|    |          | 13.2.11 SMBUS management functions                     | 263 |
|    |          | 13.2.12 I2C registers management functions             | 267 |
|    |          | 13.2.13 Data transfers management functions            | 267 |
|    |          | 13.2.14 DMA transfers management functions             |     |
|    |          | 13.2.15 Interrupts and flags management functions      |     |
|    | 13.3     | I2C Firmware driver defines                            | 271 |
|    |          | 13.3.1I2C                                              | 271 |
| 14 | Indepe   | ndent watchdog (IWDG)                                  | 278 |
|    | 14.1     | IWDG Firmware driver registers structures              | 278 |
|    |          | 14.1.1IWDG_TypeDef                                     | 278 |
|    | 14.2     | IWDG Firmware driver API description                   | 278 |
|    |          | 14.2.1IWDG features                                    | 278 |
|    |          | 14.2.2How to use this driver                           | 279 |
|    |          |                                                        |     |



| STM32F30xx Sta | ndard Peripheral | l Library                                          | UM1581     |
|----------------|------------------|----------------------------------------------------|------------|
|                | . 14             | 4.2.3Prescaler and Counter configuration functions |            |
|                | 14               | 4.2.4IWDG activation function                      | 279        |
|                | 14               | 4.2.5Flag management function                      | 279        |
|                | 14               | 4.2.6Prescaler and counter configuration functions | 280        |
|                | 14               | 4.2.7IWDG activation function                      | 282        |
|                | 14               | 4.2.8Flag management function                      | 282        |
|                | 14.3 IV          | NDG Firmware driver defines                        | 282        |
|                | 14               | 4.3.1IWDG                                          | 282        |
| 15             | Miscellar        | neous add-on to CMSIS functions(misc)              | 284        |
|                | 15.1 M           | IISC Firmware driver registers structures          | 284        |
|                | 15               | 5.1.1NVIC_InitTypeDef                              | 284        |
|                | 15.2 M           | IISC Firmware driver API description               | 284        |
|                |                  | 5.2.1How to configure Interrupts using driver      |            |
|                | 15               | 5.2.2MISC functions                                | 285        |
|                | 15.3 M           | IISC Firmware driver defines                       | 287        |
|                | 15               | 5.3.1MISC                                          | 287        |
| 16             | Operation        | nal amplifier (OPAMP)                              | 289        |
|                | _                | PPAMP Firmware driver registers structures         |            |
|                |                  | 6.1.1OPAMP_TypeDef                                 |            |
|                | 16               | 6.1.2OPAMP_InitTypeDef                             | 289        |
|                |                  | PAMP Firmware driver API description               |            |
|                | 16               | 6.2.10PAMP Peripheral Features                     | 289        |
|                | 16               | 6.2.2How to use this driver                        | 290        |
|                | 16               | 6.2.3Initialization and Configuration functions    | 290        |
|                | 16               | 6.2.4Initialization and Configuration              | 291        |
|                | 16               | 6.2.5OPAMP configuration locking function          | 297        |
|                | 16.3 O           | PAMP Firmware driver defines                       | 298        |
|                | 16               | 6.3.10PAMP                                         | 298        |
| 17             | Power co         | ontrol (PWR)                                       | 301        |
|                | 17.1 P           | WR Firmware driver registers structures            | 301        |
|                | 17               | 7.1.1PWR_TypeDef                                   | 301        |
|                | 17.2 P           | WR Firmware driver API description                 | 301        |
|                | 17               | 7.2.1Backup Domain Access function                 | 301        |
|                | 17               | 7.2.2PVD configuration functions                   | 301        |
|                | 17               | 7.2.3WakeUp pins configuration functions           | 302        |
|                |                  | 7.2.4Low Power modes configuration functions       |            |
|                | 17               | 7.2.5Flags management functions                    | 303        |
| 8/584          |                  | DocID023800 Rev 1                                  | <b>57/</b> |

|             |    | 17.2.6Backup domain access function                                        |       |
|-------------|----|----------------------------------------------------------------------------|-------|
|             |    | 17.2.7PVD configuration function                                           |       |
|             |    | 17.2.8WakeUp pins configuration functions                                  |       |
|             |    | 17.2.9Low power mode configuration functions                               | 306   |
|             |    | 17.2.10 Flag management functions                                          | 307   |
|             |    | 17.3 PWR Firmware driver defines                                           | 308   |
|             |    | 17.3.1PWR                                                                  | 308   |
|             | 18 | Reset and clock control (RCC)                                              | 311   |
|             |    | 18.1 RCC Firmware driver registers structures                              | 311   |
|             |    | 18.1.1RCC_TypeDef                                                          | 311   |
|             |    | 18.1.2RCC_ClocksTypeDef                                                    | 312   |
|             |    | 18.2 RCC Firmware driver API description                                   | 313   |
|             |    | 18.2.1RCC specific features                                                | 313   |
|             |    | 18.2.2Internal-external clocks, PLL, CSS and MCO configuration functions   | 313   |
|             |    | 18.2.3System, AHB, APB1 and APB2 busses clocks configuration functions     |       |
|             |    | 18.2.4Peripheral clocks configuration functions                            | 315   |
|             |    | 18.2.5Interrupts and flags management functions                            | 316   |
|             |    | 18.2.6Internal and external clocks, PLL, CSS and MCO configurati functions |       |
|             |    | 18.2.7System AHB, APB1 and APB2 busses clocks configuration functions      | 322   |
|             |    | 18.2.8Peripheral clocks configuration functions                            | 325   |
|             |    | 18.2.9Interrupts and flags management functions                            | 334   |
|             |    | 18.3 RCC Firmware driver defines                                           | 337   |
|             |    | 18.3.1RCC                                                                  | 337   |
|             | 19 | Real-time clock (RTC)                                                      | 354   |
|             |    | 19.1 RTC Firmware driver registers structures                              | 354   |
|             |    | 19.1.1RTC_TypeDef                                                          | 354   |
|             |    | 19.1.2RTC_InitTypeDef                                                      | 356   |
|             |    | 19.1.3RTC_TimeTypeDef                                                      | 356   |
|             |    | 19.1.4RTC_DateTypeDef                                                      | 357   |
|             |    | 19.1.5RTC_AlarmTypeDef                                                     | 358   |
|             |    | 19.2 RTC Firmware driver API description                                   | 358   |
|             |    | 19.2.1RTC Operating Condition                                              | 358   |
|             |    | 19.2.2Backup Domain Reset                                                  | 359   |
|             |    | 19.2.3Backup Domain Access                                                 | 359   |
|             |    | 19.2.4How to use this driver                                               | 359   |
| <del></del> |    | DocID023800 Rev 1                                                          | 9/584 |

| STM32F30xx    | Standard | Parinharal | Library |
|---------------|----------|------------|---------|
| O I WIJZEJUXX | Standard | Penbherai  | Library |

|    |        | 19.2.5RTC and low power modes                                | 361 |
|----|--------|--------------------------------------------------------------|-----|
|    |        | 19.2.6Selection of RTC_AF alternate functions                | 361 |
|    |        | 19.2.7Initialization and Configuration functions             | 362 |
|    |        | 19.2.8Backup Data Registers configuration functions          | 362 |
|    |        | 19.2.9Output Type Config configuration functions             | 362 |
|    |        | 19.2.10 Shift control synchronisation functions              | 362 |
|    |        | 19.2.11 Interrupts and flags management functions            | 362 |
|    |        | 19.2.12 Time and Date configuration functions                | 363 |
|    |        | 19.2.13 Alarms (Alarm A and Alarm B) configuration functions | 363 |
|    |        | 19.2.14 WakeUp Timer configuration functions                 | 364 |
|    |        | 19.2.15 Daylight Saving configuration functions              | 364 |
|    |        | 19.2.16 Output pin Configuration function                    | 364 |
|    |        | 19.2.17 Digital Calibration configuration functions          | 364 |
|    |        | 19.2.18 TimeStamp configuration functions                    | 364 |
|    |        | 19.2.19 Tampers configuration functions                      | 364 |
|    |        | 19.2.20 Initialization and Configuration functions           | 365 |
|    |        | 19.2.21 Backup Data Registers configuration functions        | 368 |
|    |        | 19.2.22 Output Type Config configuration functions           | 369 |
|    |        | 19.2.23 Shift control synchronisation functions              | 370 |
|    |        | 19.2.24 Interrupts and flags management functions            | 370 |
|    |        | 19.2.25 Time and Date configuration functions                | 373 |
|    |        | 19.2.26 Alarm configuration functions                        | 376 |
|    |        | 19.2.27 WakeUp timer configuration functions                 | 379 |
|    |        | 19.2.28 Daylight saving configuration functions              | 381 |
|    |        | 19.2.29 Output pin configuration functions                   | 382 |
|    |        | 19.2.30 Digital calibration configuration functions          | 383 |
|    |        | 19.2.31 Timestamp configuration functions                    | 384 |
|    |        | 19.2.32 Tamper configuration functions                       | 385 |
|    | 19.3   | RTC Firmware driver defines                                  | 389 |
|    |        | 19.3.1RTC                                                    | 389 |
| Se | rial p | peripheral interface (SPI)                                   | 403 |
|    |        | SPI Firmware driver registers structures                     |     |
|    | 20.1   | 20.1.1SPI_TypeDef                                            |     |
|    |        | 20.1.2SPI_InitTypeDef                                        |     |
|    |        | 20.1.3I2S_InitTypeDef                                        |     |
|    | 20.2   |                                                              |     |
|    | 20.2   | SPI Firmware driver API description                          |     |
|    |        | 20.2.1How to use this driver                                 |     |
|    |        | 20.2.2Initialization and Configuration functions             | 407 |
|    |        |                                                              |     |

20

|    |        | 20.2.3Data transfers functions                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 408                                                                       |
|----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|    |        | 20.2.4Hardware CRC Calculation functions                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 408                                                                       |
|    |        | 20.2.5DMA transfers management functions                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 409                                                                       |
|    |        | 20.2.6Interrupts and flags management functions                                                                                                                                                                                                                                                                                                                                                                                                                                              | 409                                                                       |
|    |        | 20.2.7Initialization and configuration functions                                                                                                                                                                                                                                                                                                                                                                                                                                             | 411                                                                       |
|    |        | 20.2.8Data transfer functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 418                                                                       |
|    |        | 20.2.9Hardware CRC Calculation functions                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 419                                                                       |
|    |        | 20.2.10 DMA transfers management functions                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 421                                                                       |
|    |        | 20.2.11 Interrupts and flags management functions                                                                                                                                                                                                                                                                                                                                                                                                                                            | 422                                                                       |
|    | 20.3   | SPI Firmware driver defines                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 425                                                                       |
|    |        | 20.3.1SPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 425                                                                       |
| 21 | System | configuration controller (SYSCFG)                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 433                                                                       |
|    | 21.1   | SYSCFG Firmware driver registers structures                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 433                                                                       |
|    |        | 21.1.1SYSCFG_TypeDef                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 433                                                                       |
|    | 21.2   | SYSCFG Firmware driver API description                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 433                                                                       |
|    |        | 21.2.1How to use this driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                           |
|    |        | 21.2.2SYSCFG Initialization and Configuration functions                                                                                                                                                                                                                                                                                                                                                                                                                                      | 433                                                                       |
|    |        | 21.2.3SYSCFG initialization and configuration functions                                                                                                                                                                                                                                                                                                                                                                                                                                      | 434                                                                       |
|    | 21.3   | SYSCFG Firmware driver defines                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 441                                                                       |
|    |        | 21.3.1SYSCFG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 441                                                                       |
|    |        | 21.5.1010010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                           |
| 22 | Genera |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                           |
| 22 |        | I-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 447                                                                     |
| 22 |        | I-purpose timers (TIM) TIM Firmware driver registers structures                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>447</b><br>447                                                         |
| 22 |        | Il-purpose timers (TIM)  TIM Firmware driver registers structures                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>447</b><br>447<br>447                                                  |
| 22 |        | I-purpose timers (TIM) TIM Firmware driver registers structures                                                                                                                                                                                                                                                                                                                                                                                                                              | 447<br>447<br>449                                                         |
| 22 |        | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447<br>447<br>449<br>449                                                  |
| 22 |        | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447<br>447<br>449<br>449                                                  |
| 22 | 22.1   | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447<br>447<br>449<br>450<br>451                                           |
| 22 | 22.1   | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447<br>447<br>449<br>450<br>451<br>452                                    |
| 22 | 22.1   | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447<br>447<br>449<br>450<br>451<br>452                                    |
| 22 | 22.1   | I-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 447<br>447<br>449<br>450<br>451<br>452<br>452                             |
| 22 | 22.1   | TIM Firmware driver registers structures  22.1.1TIM_TypeDef  22.1.2TIM_TimeBaseInitTypeDef  22.1.3TIM_OCInitTypeDef  22.1.4TIM_ICInitTypeDef  22.1.5TIM_BDTRInitTypeDef  TIM Firmware driver API description  22.2.1Output Compare management functions  22.2.2How to use this driver                                                                                                                                                                                                        | 447<br>447<br>449<br>450<br>451<br>452<br>452                             |
| 22 | 22.1   | Il-purpose timers (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 447447449450452452453455                                                  |
| 22 | 22.1   | TIM Firmware driver registers structures  22.1.1TIM_TypeDef.  22.1.2TIM_TimeBaseInitTypeDef.  22.1.3TIM_OCInitTypeDef.  22.1.4TIM_ICInitTypeDef.  22.1.5TIM_BDTRInitTypeDef.  TIM Firmware driver API description  22.2.1Output Compare management functions  22.2.2How to use this driver.  22.2.3TimeBase management functions  22.2.4Input Capture management functions                                                                                                                   | 447<br>447<br>449<br>450<br>451<br>452<br>453<br>455<br>455               |
| 22 | 22.1   | TIM Firmware driver registers structures  22.1.1TIM_TypeDef                                                                                                                                                                                                                                                                                                                                                                                                                                  | 447447449450452452455455456                                               |
| 22 | 22.1   | TIM Firmware driver registers structures  22.1.1TIM_TypeDef  22.1.2TIM_TimeBaseInitTypeDef  22.1.3TIM_OCInitTypeDef  22.1.4TIM_ICInitTypeDef  22.1.5TIM_BDTRInitTypeDef  TIM Firmware driver API description  22.2.1Output Compare management functions  22.2.2How to use this driver  22.2.3TimeBase management functions  22.2.4Input Capture management functions  22.2.5Advanced-control timers (TIM1 and TIM8) specific features.  22.2.6Interrupts, DMA and flags management functions | 447447449450451452453455455455                                            |
| 22 | 22.1   | TIM Firmware driver registers structures  22.1.1TIM_TypeDef                                                                                                                                                                                                                                                                                                                                                                                                                                  | 447<br>447<br>449<br>450<br>451<br>452<br>453<br>455<br>456<br>457<br>457 |



| STM32F30xx Standard Periphe | eral Library                                                   | UM1581 |
|-----------------------------|----------------------------------------------------------------|--------|
| •                           | 22.2.10 Specific remapping management function                 | 458    |
|                             | 22.2.11 TimeBase management functions                          | 458    |
|                             | 22.2.12 Output Compare management functions                    | 465    |
|                             | 22.2.13 Input Capture management functions                     | 487    |
|                             | 22.2.14 Advanced-control timers (TIM1, TIM8) specific features | 492    |
|                             | 22.2.15 Interrupts DMA and flags management functions          | 495    |
|                             | 22.2.16 Clock management functions                             | 501    |
|                             | 22.2.17 Synchronization management functions                   | 504    |
|                             | 22.2.18 Specific interface management functions                | 507    |
|                             | 22.2.19 Specific remapping management functions                | 508    |
| 22.3                        | TIM Firmware driver defines                                    | 509    |
|                             | 22.3.1TIM                                                      | 509    |
| 23 Univers                  | sal synchronous asynchronous receiver                          |        |
|                             | USART)                                                         | 533    |
| 23.1                        | USART Firmware driver registers structures                     | 533    |
|                             | 23.1.1USART_TypeDef                                            |        |
|                             | 23.1.2USART_InitTypeDef                                        | 534    |
|                             | 23.1.3USART_ClockInitTypeDef                                   | 535    |
| 23.2                        | USART Firmware driver API description                          | 535    |
|                             | 23.2.1How to use this driver                                   | 535    |
|                             | 23.2.2Initialization and Configuration functions               | 536    |
|                             | 23.2.3RS485 mode functions                                     | 537    |
|                             | 23.2.4DMA transfers management functions                       | 537    |
|                             | 23.2.5Interrupts and flags management functions                | 538    |
|                             | 23.2.6STOP Mode functions                                      | 539    |
|                             | 23.2.7AutoBaudRate functions                                   | 540    |
|                             | 23.2.8Data transfers functions                                 | 540    |
|                             | 23.2.9Multi-Processor Communication functions                  | 540    |
|                             | 23.2.10 LIN mode functions                                     | 541    |
|                             | 23.2.11 Half-duplex mode function                              | 542    |
|                             | 23.2.12 Smartcard mode functions                               | 542    |
|                             | 23.2.13 IrDA mode functions                                    | 543    |
|                             | 23.2.14 Initialization and Configuration functions             | 544    |
|                             | 23.2.15 RS485 mode function                                    | 551    |
|                             | 23.2.16 DMA transfers management functions                     | 553    |
|                             | 23.2.17 Interrupts and flags management functions              | 554    |
|                             | 23.2.18 STOP mode functions                                    | 559    |
|                             | 23.2.19 Data transfer functions                                | 560    |

|    | 23.2.20 AutoBaudRate functions                                           |
|----|--------------------------------------------------------------------------|
|    | 23.2.21 MultiProcessor Communication functions                           |
|    | 23.2.22 LIN mode functions564                                            |
|    | 23.2.23 Halfduplex mode function                                         |
|    | 23.2.24 Smartcard mode functions                                         |
|    | 23.2.25 IrDA mode functions                                              |
|    | 23.3 USART Firmware driver defines568                                    |
|    | 23.3.1USART568                                                           |
| 24 | Window watchdog (WWDG)577                                                |
|    | 24.1 WWDG Firmware driver registers structures577                        |
|    | 24.1.1WWDG_TypeDef577                                                    |
|    | 24.2 WWDG Firmware driver API description577                             |
|    | 24.2.1WWDG features577                                                   |
|    | 24.2.2How to use this driver578                                          |
|    | 24.2.3 Prescaler, Refresh window and Counter configuration functions 578 |
|    | 24.2.4WWDG activation function                                           |
|    | 24.2.5Interrupts and flags management functions                          |
|    | 24.2.6 Prescaler, Refresh window and Counter configuration functions 578 |
|    | 24.2.7WWDG activation functions580                                       |
|    | 24.2.8Interrupts and flags management functions                          |
|    | 24.3 WWDG Firmware driver defines581                                     |
|    | 24.3.1WWDG581                                                            |
| 25 | Revision history583                                                      |
|    |                                                                          |



# 1 STM32F30xx Standard Peripheral Library

# 1.1 Coding rules and conventions

The conventions used in the present user manual and in the library are described in the sections below.

## 1.1.1 Acronyms

The table below describes the acronyms used in this document.

Table 2: List of abbreviations

| Acronym          | Peripheral / unit                                       |  |
|------------------|---------------------------------------------------------|--|
| ADC              | Analog-to-digital converter                             |  |
| CAN              | Controller area network                                 |  |
| COMP             | Analog comparators                                      |  |
| CRC              | CRC calculation unit                                    |  |
| DAC              | Digital to analog converter                             |  |
| DBGMCU           | Debug MCU                                               |  |
| DMA              | DMA controller                                          |  |
| EXTI             | External interrupt/event controller                     |  |
| FLASH            | Flash memory                                            |  |
| GPIO             | General purpose I/O                                     |  |
| I <sup>2</sup> C | Inter-integrated circuit                                |  |
| I <sup>2</sup> S | Inter-integrated sound                                  |  |
| IWDG             | Independent watchdog                                    |  |
| NVIC             | Nested vectored interrupt controller                    |  |
| OPAMP            | Operational amplifier                                   |  |
| PWR              | Power control                                           |  |
| RCC              | Reset and clock controller                              |  |
| RTC              | Real-time clock                                         |  |
| SPI              | Serial peripheral interface                             |  |
| SysTick          | System tick timer                                       |  |
| TIM              | Advanced-control, general-purpose or basic timer        |  |
| USART            | Universal synchronous asynchronous receiver transmitter |  |
| WWDG             | Window watchdog                                         |  |

## 1.1.2 Naming conventions

The following naming conventions are used in the library:

• **PPP** refers to any peripheral acronym, for example **ADC**. See Section 1.1: "Coding rules and conventions" for more information.

- System and source/header file names are preceded by 'stm32f30x\_', for example stm32f30x\_conf.h even if they are valid both for STM32F30xx and STM32F31xx microcontrollers.
- Constants used in one file are defined within this file. A constant used in more than one file is defined in a header file. All constants are written in upper case, except for peripheral driver function parameters.
- typedef variable names should be suffixed with \_TypeDef.
- Registers are considered as constants. In most cases, their name is in upper case and uses the same acronyms as in the STM32F30xx reference manual document.
- Peripheral registers are declared in the **PPP\_TypeDef** structure (e.g. **ADC\_TypeDef**) in stm32f30x.h file.
- The peripheral function names are preceded by the corresponding peripheral acronym in upper case followed by an underscore. The first letter in each word is in upper case, for example **USART\_SendData**. Only one underscore is allowed in a function name to separate the peripheral acronym from the rest of the function name.
- The structure containing the initialization parameters for the PPP peripheral are named **PPP\_InitTypeDef** (e.g. **ADC\_InitTypeDef**).
- The functions used to initialize the PPP peripheral according to parameters specified in **PPP\_InitTypeDef** are named **PPP\_Init**, e.g. **TIM\_Init**.
- The functions used to reset the PPP peripheral registers to their default values are named PPP\_DeInit, e.g. TIM\_DeInit.
- The functions used to fill the PPP\_InitTypeDef structure with the reset values of each member are named PPP\_StructInit, e.g. USART\_StructInit.
- The functions used to enable or disable the specified PPP peripheral are named PPP\_Cmd, for example USART\_Cmd.
- The functions used to enable or disable an interrupt source for the specified PPP peripheral are named **PPP\_ITConfig**, e.g. **RCC\_ITConfig**.
- The functions used to enable or disable the DMA interface for the specified PPP peripheral are named **PPP DMAConfig**, e.g. **TIM DMAConfig**.
- The functions used to configure a peripheral function always end with the string 'Config', for example **GPIO\_PinAFConfig**.
- The functions used to check whether the specified PPP flag is set or reset are named PPP\_GetFlagStatus, e.g. I2C\_GetFlagStatus.
- The functions used to clear a PPP flag are named **PPP\_ClearFlag**, for example **I2C\_ClearFlag**.
- The functions used to check whether the specified PPP interrupt has occurred or not are named **PPP\_GetITStatus**, e.g. **I2C\_GetITStatus**.
- The functions used to clear a PPP interrupt pending bit are named PPP ClearITPendingBit, e.g. I2C ClearITPendingBit.

## 1.1.3 Coding rules

This section describes the coding rules used in the library.

#### General

- All codes should comply with ANSI C standard and should compile without warning under at least its main compiler. Any warnings that cannot be eliminated should be commented in the code.
- The library uses ANSI standard data types defined in the ANSI C header file <stdint.h>.
- The library has no blocking code and all required waiting loops (polling loops) are controlled by an expiry programmed timeout.

#### Variable types

Specific variable types are already defined with a fixed type and size. These types are defined in the file stm32f30x.h

```
typedef enum {
  RESET = 0,
  SET = !RESET
}
FlagStatus, ITStatus;

typedef enum {
  DISABLE = 0,
  ENABLE = !DISABLE
}
FunctionalState;

typedef enum {
  ERROR = 0,
  SUCCESS = !ERROR
}
ErrorStatus;
```

### **Peripherals**

Pointers to peripherals are used to access the peripheral control registers. They point to data structures that represent the mapping of the peripheral control registers.

#### Peripheral registers structure

stm32f30x.h contains the definition of all peripheral register structures. The example below illustrates the SPI register structure declaration:

```
"/*-----*/
typedef struct
   IO uint16 t CR1;
                     /*!< SPI control register 1 (not used in
I2S mode), Address offset: 0x00 */
 uint16 t
             RESERVEDO; /*! < Reserved, 0x02
   IO uint16 t CR2;
                        /*! < SPI control register 2, Address
offset: 0x04 */
          RESERVED1; /*! < Reserved, 0x06
 uint16 t
                        /*!< SPI status register, Address offset:</pre>
   IO uint16 t SR;
0 \times 0 = 0 \times 0 \times 0
            RESERVED2;/*!< Reserved, 0x0A
 uint16 t
   IO uint16 t DR;
                        /*!< SPI data register, Address offset:</pre>
0x0C */
              RESERVED3; /*! < Reserved, 0x0E
 uint16 t
                        /*! < SPI CRC polynomial register (not
   IO uint16 t CRCPR;
used in I2S mode), Address offset: 0x10 */
            RESERVED4; /*! < Reserved, 0x12
 uint16 t
   IO uint16 t RXCRCR;
                        /*!< SPI RX CRC register (not used in I2S
mode), Address offset: 0x14 */
               RESERVED5;/*!< Reserved, 0x16 */</pre>
uint16 t
```

The register names are the register acronyms written in upper case for each peripheral. RESERVEDi (I being an integer that indexes the reserved field) indicates a reserved field.

Each peripheral has several dedicated registers which contain different flags. Registers are defined within a dedicated structure for each peripheral. Flags are defined as acronyms written in upper case and preceded by '**PPP\_FLAG\_**'. The flag definition is adapted to each peripheral case and defined in stm32f30x\_ppp.h.

#### Peripheral declaration

All peripherals are declared in stm32f30x.h. The following example shows the declaration of the SPI peripheral:

```
/*!< Peripheral base address in the alias region */</pre>
#define PERIPH BASE
                                 ((uint32 t)0x40000000)
/*!< Peripheral memory map */</pre>
#define APB1PERIPH_BASE
#define APB2PERIPH BASE
(PERIPH BASE
                                (PERIPH BASE + 0 \times 00010000)
#define AHB1PERIPH BASE
                                (PERIPH BASE + 0 \times 00020000)
#define AHB2PERIPH_BASE
                               (PERIPH BASE + 0 \times 08000000)
/*!< APB1 peripherals base address */</pre>
#define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
#define SPI3 BASE
                                (APB1PERIPH BASE + 0x3C00)
/*!< APB2 peripherals base address */</pre>
#define SPI1 BASE
                               (APB2PERIPH BASE + 0x3000)
/*!< Peripheral Declaration */</pre>
#define SPI2
                              ((SPI TypeDef *) SPI2 BASE)
#define SPI3
                              ((SPI TypeDef *) SPI3 BASE)
#define SPI1
                              ((SPI TypeDef *) SPI1 BASE)
```

SPIx\_BASE is the base address of a specific SPI and SPIx is a pointer to a register structure that refers to a specific SPI.

The peripheral registers are accessed as follows:

```
SPI1->CR1 = 0x0001;
```

#### Peripheral registers bits

All the peripheral registers bits are defined as constants in the stm32f30x.h file. They are defined as acronyms written in upper-case into the form:

```
PPP_<register_name>_<bit_name>
```

#### Example:

```
#define SPI_CR1_CPHA ((uint16_t)0x0001) /*!< Clock Phase */
#define SPI_CR1_CPOL ((uint16_t)0x0002) /*!< Clock Polarity */
#define SPI_CR1_MSTR ((uint16_t)0x0004) /*!< Master Selection */
#define SPI_CR1_BR ((uint16_t)0x0038) /*!< BR[2:0] bits (Baud
Rate Control) */
#define SPI_CR1_BR_0 ((uint16_t)0x0008) /*!< Bit 0 */
#define SPI_CR1_BR_1 ((uint16_t)0x0010) /*!< Bit 1 */
#define SPI_CR1_BR_2 ((uint16_t)0x0020) /*!< Bit 2 */</pre>
```

## 1.1.4 Bit-Banding

The Cortex-M4 memory map includes two bit-band memory regions. These regions map each word in an alias region of memory to a bit in a bit-band region of memory. Writing to a word in the alias region has the same effect as a read/modify/write operation on the targeted bit in the bit-band region.

All the STM32F30/F31xx peripheral registers are mapped in a bit-band region. This feature is consequently intensively used functions performing single bit set/reset in order to reduce and optimize code size.

The sections below describe how the bit-band access is used in the Library.

## **Mapping formula**

The mapping formula shows how to link each word in the alias region to a corresponding target bit in the bit-band region. The mapping formula is given below:

```
bit_word_offset = (byte_offset x 32) + (bit_number x 4)
bit_word_addr = bit_band_base + bit_word_offset
```

#### where:

- bit\_word\_offset is the position of the target bit in the bit-band memory region
- bit\_word\_addr is the address of the word in the alias memory region that maps to the targeted bit.
- bit\_band\_base is the starting address of the alias region
- byte\_offset is the number of the byte in the bit-band region that contains the targeted bit
- bit number is the bit position (0-7) of the targeted bit.

### **Example of implementation**

The following example shows how to map the PLLON[24] bit of RCC\_CR register in the alias region:

```
...

/*!< Peripheral base address in the alias region */

#define PERIPH_BASE ((uint32_t)0x40000000)

...

/*!< Peripheral base address in the bit-band region */

#define PERIPH_BB_BASE ((uint32_t)0x42000000)

...
```

To code a function which enables/disables the PLL, the usual method is the following:

```
void RCC_PLLCmd(FunctionalState NewState)
{
  if (NewState != DISABLE)
  { /* Enable PLL */
    RCC->CR |= RCC_CR_PLLON;
  }
  else
  { /* Disable PLL */
    RCC->CR &= ~RCC_CR_PLLON;
  }
}
```

Using bit-band access this function will be coded as follows:

```
void RCC_PLLCmd(FunctionalState NewState)
{
   *(__IO uint32_t *) CR_PLLON_BB = (uint32_t)NewState;
}
```

## 1.1.5 Run-time checking

The library implements run-time failure detection by checking the input values of all library functions. The run-time checking is achieved by using an **assert\_param** macro. This macro is used in all the library functions which have an input parameter. It allows checking that the input value lies within the parameter allowed values.

To enable the run-time checking, use the assert\_param macro, and leave the define **USE\_FULL\_ASSERT** uncommented in stm32f30x\_conf.h file.

#### Example:PWR\_ClearFlag function

stm32f30x\_pwr.c:

```
void PWR_ClearFlag(uint32_t PWR_FLAG)
{
  /* Check the parameters */
  assert_param(IS_PWR_CLEAR_FLAG(PWR_FLAG));
  PWR->CR |= PWR_FLAG << 2;
}</pre>
```

stm32f30x pwr.h:

```
/* PWR Flag */
#define PWR_FLAG_WU ((uint32_t)0x00000001)
#define PWR_FLAG_SB ((uint32_t)0x00000002)
#define PWR_FLAG_PVDO ((uint32_t)0x00000004)
#define PWR_FLAG_VREFINTRDY ((uint32_t)0x00000008)
```

```
#define IS_PWR_CLEAR_FLAG(FLAG) (((FLAG) == PWR_FLAG_WU) || ((FLAG)
== PWR FLAG SB))
```

If the expression passed to the **assert\_param** macro is false, the **assert\_failed** function is called and returns the name of the source file and the source line number of the call that failed. If the expression is true, no value is returned.

The assert\_param macro is implemented in stm32f30x\_conf.h:

```
/* Exported macro ------
----*/
#ifdef USE FULL_ASSERT
* @brief The assert param macro is used for function's
parameters check.
 * Oparam expr: If expr is false, it calls assert failed function
     which reports the name of the source file and the source
    line number of the call that failed.
    If expr is true, it returns no value.
 * @retval None
 */
 #define assert param(expr) ((expr) ? (void)0 :
assert failed((uint8_t *)__FILE__, __LINE__))
/* Exported functions -----
---- */
 void assert failed(uint8 t* file, uint32 t line);
 #define assert param(expr) ((void)0)
#endif /* USE FULL ASSERT */
```

The assert\_failed function is implemented in the main.c file or in any other user C file:

```
#ifdef USE FULL ASSERT
 * @brief Reports the name of the source file and the source line
number
            where the assert param error has occurred.
 * @param file: pointer to the source file name
  * @param line: assert param error line source number
 * @retval None
  */
void assert failed(uint8 t* file, uint32 t line)
 /* User can add his own implementation to report the file name
and line number */
 printf("\n\r Wrong parameter value detected on\r\n");
            file %s\r\n", file);
line %d\r\n", line);
 printf("
 printf("
 /* Infinite loop */
 while (1)
 {
  }
#endif /* USE FULL ASSERT */
```

Because of the overhead it introduces, it is recommended to use run-time checking during application code development and debugging, and to remove it from the final application to improve code size and speed.

However if you want to keep this functionality in your final application, reuse the **assert\_param** macro defined within the library to test the parameter values before calling the library functions.

## 1.1.6 MISRA-C 2004 compliance

The C programming language is growing in importance for embedded systems. However, when it comes to developing code for safety-critical applications, this language has many drawbacks. There are several unspecified, implementation-defined, and undefined aspects of the C language that make it unsuited for developing safety-critical systems.

The Motor Industry Software Reliability Association's Guidelines for the use of the C language in critical systems (MISRA-C 2004 [1]) describe a subset of the C language well suited for developing safety-critical systems.

The STM32F30xx standard peripheral drivers (STM32f30xx\_StdPeriph\_Driver) have been developed to be MISRA-C 2004 compliant.

The following section describes how the StdPeriph\_Driver complies with MISRA-C 2004 (as described in section 4.4 Claiming compliance of the standard [1]):

- A compliance matrix has been completed which shows how compliance has been enforced.
- The whole STM32F30xx\_StdPeriph\_Driver C code is compliant with MISRA-C 2004 rules. Deviations are documented.
- A list of all instances of rules not being followed is being maintained, and for each instance there is an appropriately signed-off deviation.
- All the issues listed in section 4.2 "The programming language and coding context of the standard" [1], that need to be checked during the firmware development phase, have been addressed during the development of the STM32F30xx standard peripherals driver and appropriate measures have been taken.

#### **Compliance matrix**

The compliance of the STM32F30xx standard peripherals driver (STM32F30xx\_StdPeriph\_Driver) with MISRA-C 2004 has been checked using the IAR C/C++ Compiler for ARM. MISRA compliance applies only to STM32F30xx standard peripherals driver source file. Examples and project files are not MISRA compliant.

Two options are available for checking MISRA compliance:

- The compiler: IAR C/C++ Compiler for ARM V6.40
- Manual checking (code review)

The following table lists the MISCRA-C 2004 rules that are frequently violated in the code.

Table 3: MSIRA-C 2004 compliance matrix

| MISRA-C<br>2004 rule<br>number | Required/Advisory | Summary                                                                                                                  | Reason                                                                            |
|--------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 1.1                            | Required          | Compiler is configured to allow extensions - all code shall conform to ISO 9899 standard C, with no extensions permitted | IAR compiler extensions are enabled. This was allowed to support new CMSIS types. |
| 5.1                            | Required          | Identifiers (internal and external) shall not rely on significance of more than 31 characters                            | Some long parameters names are defined for code readability.                      |

| MISRA-C<br>2004 rule<br>number | Required/Advisory | Summary                                                                                                                                                                 | Reason                                                            |
|--------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| 10.1                           | Required          | The value of an expression of integer type shall not be implicitly converted to a different underlying type.                                                            | Complexity                                                        |
| 10.3                           | Required          | The value of a complex expression of integer type shall only be casted to a type that is not wider and of the same signedness as the underlying type of the expression. | Complexity                                                        |
| 10.6                           | Required          | A 'U' suffix shall be applied to all constants of 'unsigned' type                                                                                                       | The "stdint.h" defined types are used to be CMSIS compliant.      |
| 11.2                           | Required          | Conversions shall not be performed between a pointer to object and any type other than an integral type, another pointer to object type or a pointer to void.           | Needed when addressing memory mapped registers                    |
| 11.3                           | Advisory          | A cast should not be performed between a pointer type and an integral type.                                                                                             | Needed when addressing memory mapped registers                    |
| 19.1                           | Advisory          | #include statements in a file shall<br>only be preceded by other<br>preprocessor directives or comments                                                                 | This rule was violated to be in line with the CMSIS architecture. |

### How to check that your code is MISRA-C 2004 compliant

The default IAR project template provided with the STM32F30xx Standard Peripheral Library is already pre-configured for MISRA-C 2004 compliance. Then, the user has to enable the MISRA-C 2004 checker if needed.

To enable the IAR MISRA-C 2004 checker, go to Project->Options (ALT+F7) and then in "General Options" Category select the "MISRA-C:2004" tab and check the "Enable MISRA-C" box. With the default EWARM template project, all violated rules described above are unchecked.

To use the IAR MISRA-C Checker to verify that your code is MISRA-C 2004 compliant, please follow the following steps:

- 1. Enable the IAR MISRA-C 2004 Checker
- 2. Uncomment the "USE\_FULL\_ASSERT" inside the STM32f30x\_conf.h file



Only the STM32F30xx standard peripherals driver are MISRA-C 2004 Compliant.

[1] MISRA-C 2004 Guidelines for the use of the C language in critical systems, Motor Industry Software Reliability Association, October 2004

## 1.2 Architecture

The library is built around a modular programming model ensuring the independencies between the several components building the main application and allowing an easy porting on a large product range, evaluation boards and even the use of some integrated firmware components for other application with the minimum changes on the code of the common parts.

The following figure provides a global view of the STM32F30xx Standard Peripheral Library usage and interaction with other firmware components.



Figure 1: Library architecture

#### HAL

HAL is a Hardware Abstraction Layer (HAL) that allows controlling the different STM32F30/F31xx device registers and features.

- CMSIS layer
  - Core Peripheral Access Layer: contains name definitions, address definitions and helper functions to access core registers and peripherals. It defines also a device independent interface for RTOS Kernels that includes debug channel definitions.
  - STM32F30xx Device Peripheral Access Layer: provides definitions for all the peripheral register's definitions, bits definitions and memory mapping for STM32F30xx and STM32F31xx devices.
- STM32F30xx standard peripheral driver that provides drivers and header files for all the peripherals. It uses CMSIS layer to access STM32F30xx and STM32F31xx registers.

#### **BSP**

BSP is a board specific package (BSP) that implements an abstraction layer to interact with the Human Interface resources; buttons, LEDs, LCD and COM ports (USARTs) available on STMicroelectronics evaluation boards. A common API is provided to manage these different resources, and can be easily tailored to support any other development board, by just adapting the initialization routine.

### **Application layer**

The application layer consists of a set of examples covering all available peripherals with template projects for the most common development Tools. With the appropriate hardware evaluation board, this allows to get started with a brand new micro within few hours.

## 1.3 Package description

The Library is supplied in one single zip file. The extraction of the zip file generates one folder, STM32F30xx\_StdPeriph\_Lib\_VX.Y.Z, which contains the following subfolders:

Figure 2: Library package structure



1. VX.Y.Z refer to the library version, ex. V1.0.0

The library package consists of three main folders, described in *Section 1.3.1: "Library folder structure"* 

## 1.3.1 Library folder structure

This folder contains all CMSIS files and STM32F30xx Standard Peripheral Drivers.

The library folder structure is shown in the figure below:

Libraries 😑 🧀 CMSIS Device 🖃 🧀 ST Ē 🋅 STM32F3∞ include stm32f3xx.h system\_stm32f3xx.h Source Release\_Notes.html Documentation ⊕ 🛅 DSP\_Lib include am\_common\_tables.h am\_math.h core\_cm0.h core\_cm3.h core\_cm4.h core\_cm4\_simd.h core cmFunc.h core\_cmlnstr.h ⊞ CMSIS END USER LICENCE AGREEMENT.pdf index.htm

README.txt ⊕ 🛅 inc arc 🚞 Release\_Notes.html

Figure 3: Library folder structure

#### **CMSIS** subfolder

This subfolder contains the STM32F30/31xx and Cortex-M4 CMSIS files:

- Cortex-M CMSIS files containing name definitions, address definitions and helper functions to access Cortex-M4 core registers and peripherals. It defines also a device independent interface for RTOS kernels that includes debug channel definitions.
- STM32F30/31xx CMSIS files consist of:
  - stm32f30x.h: this file contains the definitions of all peripheral registers, bits, and memory mapping for STM32F30/31xx devices. It is the unique include file used in the application programmer C source code, usually in the main.c.
  - system\_stm32f30x.c/.h: this file contains the system clock configuration for STM32F30/31xx devices. It exports SystemInit() function which sets up the system clock source, PLL multiplier and divider factors, AHB/APBx prescalers and Flash settings. This function is called at startup just after reset and before connecting to the main program. The call is made inside the startup\_stm32f30x.s file.
  - startup\_stm32f30x.s: this file contains the Cortex-M4 startup code and interrupt vectors for all STM32F30/31xx device interrupt handlers.

#### STM32F30xx StdPeriph Driver subfolder

This subfolder contains all the subdirectories and files that make up the core of the library. They do not need to be modified by the user:

- inc subfolder contains the peripheral drivers header files.
- src subfolder contains the peripheral drivers source files.

Each peripheral has a source code file, stm32f30x\_ppp.c, and a header file, stm32f30x\_ppp.h. The stm32f30x\_ppp.c file contains all the firmware functions required to use the PPP peripheral.

The library files are listed and described in details in the following tables.

**Table 4: Description of CMSIS files** 

| File name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| core_cm4.h          | Describes the data structures for the Cortex-M4 core peripherals and performs the address mapping of these structures. It also provides basic access to the Cortex-M4 core registers and core peripherals using efficient functions defined as static inline.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| stm32f30x.h         | CMSIS Cortex-M4 STM32F30/31xx peripheral access layer header file.  This file contains the definitions of all peripheral registers, bits, and memory mapping for STM32F30/31xx devices. The file is the unique include file used in the application programmer C source code, usually in the main.c. This file contains:  Configuration section allowing:  To select the device used in the target application  To use or not the peripheral drivers in your application code (meaning that the code is based on direct access to peripheral registers rather than drivers API). This option is controlled by #define USE_STDPERIPH_DRIVER  To change few application-specific parameters such as the HSE crystal frequency  Data structures and address mapping for all peripherals  Peripheral registers declarations and bits definition  Macros to access peripheral registers hardware  This file also contains the library release number defined by the define statementSTM32f30XX_STDPERIPH_VERSION                                                                                                                                                             |
| system_stm32f30x.c  | <ul> <li>This file contains the system clock configuration for STM32F30/31xx devices. This file includes two functions and one global variable to be called from the user application:         <ul> <li>SystemInit(): this function setups the system clock source, PLL multiplier and divider factors, AHB/APBx prescalers and Flash settings. This function is called at startup just after reset and before branch to the main program. The call is made inside the startup_stm32f30x.s file.</li> <li>SystemCoreClock: this variable contains the core clock (HCLK). It can be used by the application code to set up the SysTick timer or configure other parameters.</li> <li>SystemCoreClockUpdate(): this function updates the variable SystemCoreClock and must be called whenever the core clock is changed during program execution.</li> </ul> </li> <li>This file is automatically generated by the clock configuration tool "STM32f30x_Clock_Configuration.xls". Using this tool, you can generate a configuration file customized for your application requirements. For more information, please refer to AN4152 available from ST web site.</li> </ul> |
| system_stm32f30x.h  | Header file for system_stm32f30x.c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| startup_stm32f30x.s | Provides the Cortex-M4 startup code and interrupt vectors for all STM32F30/31xx device interrupt handlers. This module performs the following functions:  It sets the initial SP It sets the initial PC == Reset_Handler It sets the vector table entries with the exceptions ISR address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| File name | Description                                                                                                |  |  |
|-----------|------------------------------------------------------------------------------------------------------------|--|--|
|           | It branches tomain in the C library (which eventually calls main()). A file is provided for each compiler. |  |  |

Table 5: STM32f30xx\_StdPeriph\_Driver files description

| File name        | Description                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------|
| stm32f30x_ppp.c  | Driver source code file of PPP peripheral coded in Strict ANSI-C, and independent from the development Tools. |
| stm32f30x_ppp.h  | Provides functions prototypes and variable definitions used within for stm32f30x_ppp.c file                   |
| stm32f30x_misc.c | Provides all the miscellaneous firmware functions (add-on to CMSIS functions)                                 |
| stm32f30x_misc.h | Header for misc.c file                                                                                        |

## 1.3.2 Project folder

This folder contains template projects and peripheral examples. Its structure is shown in the figure below.

Figure 4: Project folder structure

## STM32F30xx StdPeriph Template subfolder

This subfolder contains standard template projects for the supported development tools that compile the needed STM32F30xx standard peripheral drivers plus all the user-modifiable files that are necessary to create a new project.

The files are listed and described in details in the following table.

Table 6: STM32F30xx\_StdPeriph\_Templates file description

| File name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| main.c             | Template source file allowing starting a development from scratch using the library drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| main.h             | header file for main.c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| stm32f30x_conf.h   | Header file allowing to enable/disable the peripheral drivers header files inclusion. This file can also be used to enable or disable the library run-time failure detection before compiling the firmware library drivers, through the preprocessor define USE_FULL_ASSERT                                                                                                                                                                                                                                                                                                                                                                                 |  |
| system_stm32f30x.c | This file contains the system clock configuration for STM32F30/31xx devices.  This file provides two functions and one global variable to be called from user application:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|                    | <ul> <li>SystemInit(): this function sets up the system clock source, PLL multiplier and divider factors, AHB/APBx prescalers and Flash settings. This function is called at startup just after reset and before branch to main program. This call is made inside the "startup_stm32f30x.s" file.</li> <li>SystemCoreClock: this variable contains the core clock (HCLK). It can be used by the user application to set up the SysTick timer or configure other parameters.</li> <li>SystemCoreClockUpdate(): this function updates the variable SystemCoreClock and must be called whenever the core clock is changed during program execution.</li> </ul> |  |
|                    | This file is automatically generated by the clock configuration tool "STM32f30x_Clock_Configuration.xls". Using this tool, you can generate a configuration file customized for your application requirements. For more information, please refer to AN4152 available from ST web site.                                                                                                                                                                                                                                                                                                                                                                     |  |
| stm32f30x_it.c     | Template source file containing the interrupt service routine (ISR) for Cortex-M4 exceptions. You can add additional ISR(s) for the used peripheral(s) (for the available peripheral interrupt handler name, please refer to the startup file startup_stm32f30x.s).                                                                                                                                                                                                                                                                                                                                                                                         |  |
| stm32f30x_it.h     | Header file for stm32f30x_it.c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

### STM32F30xx StdPeriph Examples sub folder

This subfolder contains, for each peripheral, the minimum set of files needed to run a typical example on this peripheral. In addition to the user files described in the section above, each subfolder contains a readme.txt file describing the example and how to make it work.

For more details about the available examples within the library please refer to Library\_Examples.html file located in the root of this folder.

#### 1.3.3 Utilities folder

This folder contains the abstraction layer allowing interacting with the human interface resources (buttons, LEDs, LCD and COM ports (USARTs)) available on STMicroelectronics evaluation boards. A common API is provided to manage these different resources. It and can be easily tailored to support any other development board, by adapting the initialization routine.

Additional drivers are provided to manage the different memories and storage media available on these boards.



For each hardware module (e.g. LCD, I2C, EEPROM, external SRAM memory...) the API is fully compatible across all STMicroelectronics evaluation board drivers.

The Utilities folder structure is shown below.



Figure 5: Utilities folder structure

It contains common files and folder, plus a folder for STM32303C\_EVAL board files.

Table 7: Utilities/STM32\_EVAL files description

| File name                            | Description                                                                                                                                                                                                                                                     |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| stm32303c_eval.c                     | This file provides:  A set of firmware functions to manage LEDs, pushbuttons, and COM ports  Low level initialization functions for SDcard (on SPI) and serial EEPROM (sEE) available on STM32303C_eval board.                                                  |
| stm32303C_eval.h                     | Header file for stm32303C_eval.c                                                                                                                                                                                                                                |
| stm32303C_eval_audio_codec.c         | This file includes the low layer driver for CS42L52 Audio Codec available on STM32303C_eval board.                                                                                                                                                              |
| stm32303C_eval_audio_codec.h         | Header file for stm32303C_eval_audio_codec.c                                                                                                                                                                                                                    |
| stm32303C_eval_i2c_ee.c              | This file provides a set of functions needed to manage the M24M01 I2C EEPROM and the M24LR64 RF EEPROM mounted on STM32303C_eval board.                                                                                                                         |
| stm32303C_eval_i2c_ee.h              | Header file for stm32303C_eval_i2c_ee.c                                                                                                                                                                                                                         |
| stm32303C_eval_lcd.c                 | This file includes the LCD driver for AM-240320L8TNQW00H (ILI9320), AM-240320LDTNQW00H (SPFD5408B) and AM240320LGTNQW00H (HX8347D) Display Module of STM32303C-EVAL board                                                                                       |
| stm32303C_eval_lcd.h                 | Header file for stm32303C_eval_lcd.c                                                                                                                                                                                                                            |
| lcd_log.c                            | Provides all the LCD Log firmware functions. It allows to automatically set a header and footer on any application using the LCD display and to dump user, debug and error messages by using the following macros, LCD_ErrLog(), LCD_UsrLog() and LCD_DbgLog(). |
| fonts.c                              | Provides text fonts for STM32xx-EVAL LCD driver                                                                                                                                                                                                                 |
| stm2303c_eval_i2c_eeprom_cpal.c      | This file provides the set of functions needed to manage the M24CXX I2C EEPROM and the M24LR64 RF EEPROM memory mounted on STM32303C-EVAL board using the I2C CPAL drivers.                                                                                     |
| stm32303c_eval_i2c_eeprom_cpal.c     | This file provides the set of functions needed to manage the M24M01 I2C EEPROM and the M24LR64 RF EEPROM.                                                                                                                                                       |
| stm32303c_eval_<br>i2c_eeprom_cpal.h | Header file for stm32303c_eval_i2c_eeprom_cpal.c.                                                                                                                                                                                                               |
| stm32303c_eval_spi_ee.c              | This file provides a set of functions needed to manage the SPI M95xxx EEPROM memory mounted on STM32303C-EVAL board.                                                                                                                                            |
| stm32303c_eval_spi_ee.h              | Header file for stm32303c_eval_spi_ee.c                                                                                                                                                                                                                         |
| stm32303c_eval_spi_sd.c              | This file provides a set of functions needded to manage the SPI SD card memory mounted on STM32303C-EVAL board.                                                                                                                                                 |
| stm32303c_eval_spi_sd.h              | Header file for stm32303c_eval_spi_sd.c.                                                                                                                                                                                                                        |

## 1.4 Supported devices and development tools

## 1.4.1 Supported devices

The library supports the STM32F30xx and STM32F31xx microcontroller memory and peripherals. By using this library moving the application firmware from one STM32F30/31xx device to another becomes straightforward.

The device part number is defined as follows in stm32f30x.h file:

#if !defined (STM32F30X)
 #define STM32F30X
#endif

This define statement can be used at application level to configure the application firmware for STM32F30/31xx devices.

## 1.4.2 Supported development tools and compilers

STM32F30/31xx devices are supported by a full range of development solutions from lead suppliers that deliver start-to-finish control of application development from a single integrated development environment.

The library is supported by all major tool providers.

A template project is available for each development tool:

- IAR Embedded Workbench for ARM (EWARM) development tool
  - Compiler: IAR's C/C++
- RealView Microcontroller Development Kit (MDK-ARM) development tool
  - Compiler: ARM C/C++ compiler
- TASKING VX-toolset for ARM Cortex-M development tool
  - Compiler: Tasking VX C/C++
- Raisonance IDE RIDE7 (RIDE) development tool
  - Compiler: GNU C/C++
- Atollic TrueSTUDIO STM32 (TrueSTUDIO) development tool
  - Compiler: GNU C/C++ .

Refer to the library release notes to know about the supported development tool version.

# 2 How to use and customize the library

The following sections explain all the steps required to configure, customize, run your first example, and develop your application based on the library.

# 2.1 Library configuration parameters

The configuration interface allows customizing the library for your application. It is not mandatory to modify this configuration and you can use the default configuration without any modification.

To configure these parameters, you should enable, disable or modify some options by uncommenting, commenting or modifying the values of the related define statements as described in the table below.

Table 8: Library configuration parameters

| Parameter                           | File        | Description                                                                                                                                                                                |
|-------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM32F30XX <sup>(1)</sup>           | stm32f30x.h | Default status: enabled  Defines the root number of STM32F30/31xx devices. This define statement can be used at application level to configure the application firmware for STM32F30/31xx. |
| USE_STDPERIPH_DRIVER <sup>(1)</sup> | stm32f30x.h | Default status: enabled When disabled, the peripheral drivers are not included and the application code is based on direct access to peripherals registers.                                |
| HSE_VALUE                           | stm32f30x.h | Default value: 8 MHz Defines the value of the external oscillator (HSE) expressed in Hz. The user must adjust this define statement when using a different crystal value.                  |
| HSE_STARTUP_TIMEOUT                 | stm32f30x.h | Default value: 0x0500 Defines the maximum external oscillator (HSE) startup timeout value. The user must adjust this define statement when using a different statement startup time.       |
| HSI_VALUE                           | stm32f30x.h | Default value: 8 MHz Defines the value of the internal oscillator (HSI) expressed in Hz.                                                                                                   |
| CM4_REV                             | stm32f30x.h |                                                                                                                                                                                            |
| MPU_PRESENT                         |             | These define statements are used by                                                                                                                                                        |
| NVIC_PRIO_BITS                      |             | Cortex-M4 CMSIS layer to inform about the options supported by STM32F30/31xx                                                                                                               |
| Vendor_SysTickConfig                |             | devices:                                                                                                                                                                                   |
| FPU_PRESENT                         |             | <pre>/*!&lt; Configuration of the Cortex-M4 Processor and Core Peripherals</pre>                                                                                                           |

| Parameter                        | File             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  |                  | <pre>*/ /*!<core r0p1="" revision="">*/ #defineCM4_REV 0x0001 /*!<stm32f30 31x="" an="" features="" mpu="">*/ #defineMPU_PRESENT 1 /*!<stm32f30 31x="" 4="" bits="" features="" for="" levels="" priority="">*/ #defineNVIC_PRIO_BITS 4 /*!<set 1="" configuration="" different="" if="" is="" systick="" to="" used="">*/ #defineVendor_SysTickConfig 0 /*!<stm32f30 31x="" an="" features="" fpu="">*/ #defineFPU_PRESENT 1 They should not be modified by the user.</stm32f30></set></stm32f30></stm32f30></core></pre> |
| USE_FULL_ASSERT                  | stm32f30x_conf.h | Default status: disabled This define statement is used to enable or disable the library run-time failure detection before compiling the firmware library drivers. When enabled, the "assert_param" macro is expanded in the library drivers code.  Run-time detection can be used for user application development and debugging. It adds an overhead which can be removed from the final application code to minimize code size and maximize execution speed.                                                             |
| Peripheral header file inclusion | stm32f30x_conf.h | This file allows to enable/disable the inclusion of the peripheral driver header files. By default all header files are included.  #include "stm32f30x_adc.h" #include "stm32f30x_can.h" #include "stm32f30x_crc.h" #include "stm32f30x_comp.h" #include "stm32f30x_ddac.h" #include "stm32f30x_dbgmcu.h" #include "stm32f30x_dbmcu.h" #include "stm32f30x_bmcu.h" #include "stm32f30x_gti.h" #include "stm32f30x_syscfg.h"                                                                                                |

| Parameter                         | File               | Description                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   |                    | <pre>#include "stm32f30x_i2c.h" #include "stm32f30x_iwdg.h" #include "stm32f30x_pwr.h" #include "stm32f30x_opamp.h" #include "stm32f30x_rcc.h" #include "stm32f30x_rtc.h" #include "stm32f30x_spi.h" #include "stm32f30x_tim.h" #include "stm32f30x_usart.h" #include "stm32f30x_wwdg.h" #include "misc.h"</pre>                       |
| USE_STM32303C_EVAL <sup>(1)</sup> | stm32303C_eval.h   | Default status: disabled This define statement is used to include the driver for STM32303C_EVAL board, when used.                                                                                                                                                                                                                      |
| VECT_TAB_SRAM                     | system_stm32f30x.c | Default status: disabled When enabled, this define statement relocate the vector table in the Internal SRAM                                                                                                                                                                                                                            |
| VECT_TAB_OFFSET                   |                    | Default value: 0x00  Defines the vector table base offset. It must be a multiple of 0x200.  Use this define statement to build an application that will be loaded at an address different from the Flash memory base address (for example, when building an application to be loaded through inapplication programming (IAP) program). |

#### Notes:

<sup>(1)</sup>These define statements are declared in the compiler preprocessor section of the template projects provided within the library. As a consequence, you do not need to enable them in the corresponding header file.

# 2.2 Library programming model

#### **Direct register Access**

This model is based on direct register access using the CMSIS layer. This layer provides the definition of all STM32F30/31xx peripheral registers and bits, as well as memory mapping.

The advantage of this approach if that the code produced is compact and efficient. The drawback is that the developer should know in details the peripheral operation, registers and bits meaning, and the configuration procedure. This task is time consuming, and might lead to programming errors, which may slow down the project development phase.

To use this model, poceed as follows:

- 1. Comment the line #define USE\_STDPERIPH\_DRIVER in stm32f30x.h file. Make sure that this define statement is not defined in the compiler preprocessor section.
- 2. Use peripheral registers structure and bits definition available within stm32f30x.h to build the application

#### Peripheral driver access

In this model the application code uses the peripheral driver API to control the peripheral configuration and operation. It allows any device to be used in the user application without the need for in-depth study of each peripheral specification. As a result, using the peripheral drivers saves significant time that would otherwise be spent in coding, while reducing the application development and integration cost.

However, since the drivers are generic and cover all peripherals functionalities, the size and/or execution speed of the application code may not be optimized.

To use this model, proceed as follows:

- 1. Add the line #define USE\_STDPERIPH\_DRIVER in the compiler preprocessor section or uncomment the line #define USE\_STDPERIPH\_DRIVER in stm32f30x.h.
- 2. In *stm32f30x\_conf.h* file, select the peripherals to include their header file (by default all header files are included in the template file)
- Use the peripheral drivers API provided by stm32f30x\_ppp.h/.c files under Libraries\STM32F30xx\_StdPeriph\_Driver to build your application. For more information, refer to the detailed description of each peripheral driver.
- 4. In addition to the peripheral drivers, you can reuse/adapt the rich set of examples available within the library. This reduces your application development time and allows you to start within few hours.

For many applications, the peripheral drivers can be used as is. However, for applications having tough constraints in terms of code size and/or execution speed, these drivers should be used as reference on how to configure the peripherals and tailor them to specific application requirements, in combination with peripheral direct register access.

The application code performance in terms of size and/or speed depends also on the C compiler optimization settings. To help you make the application code smaller, faster or balanced between size and speed, fine tune the optimizations according to your application needs. For more information please refer to your C compiler documentation.

# 2.3 Peripheral initialization and configuration

This section describes step by step how to initialize and configure a peripheral. The peripheral is referred to as PPP.

Before configuring a peripheral, its clock must be enabled by calling one of the following functions:

```
RCC_AHBPeriphClockCmd(RCC_AHB1Periph_PPPx, ENABLE);
RCC_APB2PeriphClockCmd(RCC_APB2Periph_PPPx, ENABLE);
RCC_APB1PeriphClockCmd(RCC_APB1Periph_PPPx, ENABLE);
```

1. In the main application file, declare a **PPP\_InitTypeDef** structure, for example:

```
PPP_InitTypeDef PPP_InitStructure;
```

The PPP\_InitStructure is a working variable located in data memory area. It allows to initialize one or more PPP instances.

- 2. Fill the PPP\_InitStructure variable with the allowed values of the structure member. Two solutions are possible:
  - a. Configure the whole structure by following the procedure described below:

```
PPP_InitStructure.member1 = val1;
PPP_InitStructure.member2 = val2;
PPP_InitStructure.memberN = valN;
/* where N is the number of the structure members */
```

The previous initialization step can be merged in one single line to optimize the code size:

```
PPP InitTypeDef PPP InitStructure = { val1, val2,.., valN}
```

b. Configure only a few members of the structure: in this case modify the PPP\_InitStructure variable that has been already filled by a call to the **PPP\_StructInit(..)** function. This ensures that the other members of the PPP\_InitStructure variable are initialized to the appropriate values (in most cases their default values).

```
PPP_StructInit(&PPP_InitStructure);
PPP_InitStructure.memberX = valX;
PPP_InitStructure.memberY = valY;
/*where X and Y are the members the user wants to configure*/
```

3. Initialize the PPP peripheral by calling the **PPP\_Init(..)** function.

```
PPP Init(PPP, &PPP InitStructure);
```

4. At this stage the PPP peripheral is initialized and can be enabled by making a call to **PPP\_Cmd(..)** function.

```
PPP_Cmd(PPP, ENABLE);
```

The PPP peripheral can then be used through a set of dedicated functions. These functions are specific to the peripheral. For more details refer to the peripheral driver chapter.

**PPP\_DeInit(..)** function can be used to set all PPP peripheral registers to their default values (only for debug purpose):

```
PPP DeInit (PPP);
```

To modify the peripheral settings after configuring it, you have to proceed as follows:

```
PPP_InitStucture.memberX = valX;
PPP_InitStructure.memberY = valY;
PPP_Init(PPP, &PPP_InitStructure);
/* where X and Y are the only members that user wants to modify*/
```

## 2.4 How to run your first example

The library provides a rich set of examples covering the main features of each peripheral. All the examples are independent from the development tools. These examples run on STMicroelectronics STM32303C-EVAL evaluation board and can be easily tailored to any other supported device and development board. Only source files are provided for each example and user can tailor the provided project template to run the selected example with his preferred development Tool.

### 2.4.1 Prerequisites

- Latest release of documents and library.
   You can download the latest version of STM32F30/31xx related documents and library from STMicroelectronics web site: www.st.com/stm32
- 2. Hardware: to run the examples, you need an STM32303C-EVAL evaluation board from STMicroelectronics or any other compatible hardware.
- 3. To use your own hardware, simply adapt the example hardware configuration to your platform.
- 4. Development tools
  Use your preferred development tool, MDK-ARM (Keil), EWARM (IAR), RIDE

(Raisonance), TASKING or TrueSTUDIO (Atollic). Just check that the version you are using supports STM32F30/31xx devices (see section *Section 1.4.2: "Supported development tools and compilers"* 

## 2.4.2 Run your first example

This section describes how to load and execute the template example provided within the Library. This example configures the system clock to 72 MHz, initializes the evaluation board LEDs, LCD and USART communication interface, then displays a welcome message on the LCD, and finally toggles four LEDs in an infinite loop.

To achieve this goal you have to proceed as described below:

- Download and unzip the STM32F30xx\_dsp\_stderiph\_Lib\_VX.Y.Z.zip in the folder of your choice
- 2. Power-up the STM32303C-EVAL board
- 3. Connect your JTAG probe to the JTAG connector (CN10) of the EVAL board and to the USB port of your PC. The STM32303C-EVAL features a build-in ST-Link/V2 debugger and programmer which makes the external hardware debuggers useless to load and debug your program. Simply select ST-Link/V2 as your debugger in your Development Tool configuration menu and connect the CN5 to your host PC through an USB cable. Refer to your development tool documentation to know if it supports the ST-Link/V2 debugger.
- . Run the template example: go to STM32F30xx\_StdPeriph\_Lib\_VX.Y.Z\Project\STM32F30xx\_StdPeriph\_Templates folder, and proceed as follows depending on the development tool you are using:
  - a. EWARM
    - a. Open the EWARM\Project.eww workspace
    - b. Rebuild all files: Project->Rebuild all
    - c. Load project image: Project->Debug
    - d. Run program: Debug->Go(F5)
  - b. MDK-ARM
    - a. Open the MDK-ARM\Project.uvproj project
    - b. Rebuild all files: Project->Rebuild all target files
    - c. Load project image: Debug->Start/Stop Debug Session
    - d. Run program: Debug->Run (F5)
  - c. TrueSTUDIO
    - a. Open the TrueSTUDIO development tool.
    - Click File->Switch Workspace->Other and browse to TrueSTUDIO workspace directory.
    - Click File->Import, select General->Existing Projects into Workspace and then click Next.
    - Browse to the TrueSTUDIO workspace directory and select the STM32303C-EVAL project
    - e. Rebuild all project files: Select the project in the "Project explorer" window then click on Project->build project menu.
    - f. Run program: Select the project in the "Project explorer" window then click Run->Debug (F11)
  - d. RIDE
    - a. Open the Project.rprj project
    - b. Rebuild all files: Project->build project
    - c. Load project image: Debug->start(ctrl+D)
    - d. Run program: Debug->Run(ctrl+F9)
  - e. TASKING
    - a. Open the TASKING toolchain.
    - Click on File->Import, select General->'Existing Projects into Workspace' and click Next

- c. Browse to TASKING workspace directory and select the STM32303C-EVAL project to configure the project for STM32F30/31xx devices
- d. Rebuild all project files by selecting the project in the "Project explorer" window and clicking on Project->build project menu
- e. Run the program by selecting the project in the "Project explorer" window and clicking Run->Debug (F11).

If the above sequence has worked correctly, LED1, 2, 3, and 4 should be blinking and the following message is displayed on the LCD screen.

Figure 6: Message displayed on the LCD when running the template example



## 2.4.3 Run a peripheral example

Only the source files of the library peripheral examples are provided. You can tailor the project template provided to run the selected example with your development tool.

As an example, the following sequence is required to run the ADC DMA example:

- Copy all source files from Project\STM32F30xx\_StdPeriph\_Examples\ADC\ADC\_BasicExample to the template folder under Project\STM32F30xx\_StdPeriph\_Templates, see Figure 7: "How to run a peripheral example"
- 2. Open your preferred development tool, and proceed as described in section Section 2.4.2: "Run your first example"
- If the example use additional source files which are not included in the template
  project, add manually the files to the project source list. Refer to the readme.txt file of
  your example for more details.

STM32F3xx\_StdPeriph\_Templates - FreeCommander File Edit Folder View Extras Help C: Local Disk C: Local Disk ã .\Project\STM32F3xx\_StdPeriph\_Examples\ADC\ADC\_DMA i 🔊 🔊 i 🕥 強 Name 🛨 <u>a.</u>. MDK-ARM stm32f3xx\_it.c RIDE system\_stm32f3xx TASKING stm32f3xx\_conf.h TrueSTUDIO stm32f3xx\_it.h main.c readme.txt main.h Release\_Notes.html Overwrite the Template source files stm32f3xx\_conf.h with ADC\_DMA example sources stm32f3xx\_it.h 4 system\_stm32f3xx.c 12

Figure 7: How to run a peripheral example

## 2.5 STM32F30/31xx programming model using the library

This chapter contains useful general information for using the library to develop application based on STM32F30/31xx devices. It describes in details the sequence to use a peripheral, from the configuration of the system to the configuration of the peripheral registers.

After reset the device is running from Internal High Speed oscillator (HSI 8 MHz) with 0 Flash wait state, Flash prefect buffer, D-Cache and I-Cache disabled, and all peripherals off except internal SRAM, Flash and JTAG:

- There is no prescaler on High speed (AHB) and Low speed (APB) buses. All the peripherals mapped on these buses are running at HSI speed.
- The clock for all peripherals is switched off, except for SRAM and FLASH.
- All GPIOs are in input floating state, except for JTAG pins which are assigned to debug. Once the device started from reset, the user application has to configure the system clock and all peripheral hardware resources (GPIO, Interrupt, DMA...).



Figure 8: STM32F30/31xx programming model using the library

- 1. System clock configuration: the STM32F30/31xx devices can run at frequency up to 72 MHz and feature several prescalers to configure the AHB, APB1 and APB2 frequencies. The maximum frequency of the AHB domain is 72 MHz. The maximum allowed frequency of the high-speed APB2 domain is 72 MHz, while the maximum allowed frequency of the low speed APB1 domain is 36 MHz. If the application requires higher frequency/performance, follow the sequence below to configure the system clock:
  - a. Configure the Flash wait state through FLASH\_ACR register. For more details refer to Section 11: "FLASH Memory (FLASH)"
  - b. Select the clock source to be used. Internal (HSI 8MHz) or external (HSE up to 8 MHz).
  - c. Configure the PLL (optional), system input clock and AHB, APB1 and APB2 prescaler. For more details, refer to Section 18: "Reset and clock control (RCC)" You can use the clock configuration tool (STM32F30xx\_Clock\_Configuration.xls) to generate a customized system stm32f30x.c file depending on your application requirements.
- Enable the clock for the peripheral(s) to be used: Before starting to use a
  peripheral, enable the corresponding interface clock, as well as the clock for the
  associated GPIOs. This is done by using one of the following functions:
  RCC\_AHB1PeriphClockCmd(RCC\_AHB1Periph\_PPPx, ENABLE);

RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_PPPx, ENABLE);
RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_PPPx, ENABLE);For example,
the following function should be used to enable USART1 interface clock:
RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_USART1, ENABLE);For more
details, refer to Section 19: "Real-time clock (RTC)"

- Configure the clock source(s) for peripherals which clocks are not derived from the System clock:
  - a. RTC: STM32F30/31xx RTC clock can be derived either from a LSI, LSE or HSE clock divided by 2 to 31. For more details, refer to Section 19: "Real-time clock (RTC)"

- USB FS: in STM32F30/31xx devices, the USB FS requires a frequency equal to 48MHz to work correctly.
- c. 12-bit ADC: STM32F30/31xx12-bit ADC features two clock schemes:
  - Clock for the analog circuitry (ADCCLK). This clock is generated from the PLL output. It can reach 72 MHz and can be divided by 1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128 or 256. The ADCCLK clock can be configured through RCC registers. The AHB clock divided by a programmable prescaler can also be generated. This clock allows the ADC to work at fHCLK/1, /2 or /8. ADCCLK maximum value is 72 MHz when the AHB clock is 72 MHz. ADCCLK is configure through the ADC registers.
  - Clock for the digital interface (used for register read/write access). This clock is equal to the AHB clock. The digital interface clock can be enabled/disabled individually for the ADC through the RCC AHB peripheral clock enable register (RCC\_AHBENR).
  - For more details, refer to Section 3: "Analog-to-digital converter (ADC)"
- d. **Configure the peripheral GPIOs**: Whatever the peripheral mode, the I/Os should be configured as alternate function, before being used as input or output. To configure the I/Os, follow the steps below:
  - Connect the pin to the desired peripheral alternate function (AF) using GPIO PinAFConfig() function
  - b. Use GPIO Init() function to configure the I/O pin
  - Configure the desired pin in alternate function mode using GPIO InitStructure->GPIO Mode = GPIO Mode AF;
  - Select the type, pull-up/pull-down and output speed via GPIO\_PuPd, GPIO\_OType and GPIO\_Speed members For more details, refer to Section 12: "General-purpose I/Os (GPIO)"
- 4. **Configure the peripheral in the desired mode**: refer to the peripheral firmware driver section for details on the initialization procedure and how to use the available API. Other modules need to be configured when using interrupt and DMA:
  - a. Using the interrupts: after enabling the interrupt source(s) in the peripheral registers, enable the peripheral interrupt line and configure its priority in the NVIC. For more details, refer to Section 15: "Miscellaneous add-on to CMSIS functions(misc)"
  - b. Using the DMA: after enabling the DMA source(s) in the peripheral registers, configure and enable the peripheral DMA channel in the DMA controller. For more details, refer to Section 9: "DMA controller (DMA)"

## 2.6 How to develop your first application

This section describes all steps required for using and customizing the library to build an application from scratch. It gives a real example based on the requirements described below:

- STM32303C-EVAL board used as reference hardware
- System clock configured to 72 MHz, with 2 Flash wait state, Flash prefetch enabled.
- PE6 pin used as EXTI Line6. This pin is connected externally to a pushbutton.
- PE8 and PE9 pins used in output mode to drive LED1 and LED2, respectively.

#### 2.6.1 Starting point

The typical starting point is the template project provided within the library package (Project\STM32F30x\_StdPeriph\_Templates). This folder contains all the required template files as well as the project files for different development tools.

Reuse the template files as follow:

- main.c: first move the template main.c file to another location (to backup the template for future use), then create a new empty C file and rename it to main.c. This file will be used to implement the program code as described in the section below.
- stm32f30x\_it.c: use this template file to add the code required to manage the EXTI Line2 interrupt.
- stm32f30x\_it.h: use this template file to add the EXTI Line6 interrupt prototype.
- stm32f30x\_conf.h: use this template file without any change
- system\_stm32f30x.c: use the template file without any change

Follow the steps described in Section 2.5: "STM32F30/31xx programming model using the library" to develop your application.

## 2.6.2 Library configuration parameters

To configure the library for your application, use the library default parameters as defined in Section 2.1: "Library configuration parameters"

#### 2.6.3 system\_stm32f30x.c

This file contains the SystemInit() function that configures the system clock, system clock source, PLL Multiplier and Divider factors, AHB/APBx prescalers and Flash settings. This function is called at startup just after reset and before branch to main program. This call is made inside the "startup\_stm32f30x.s" file.

The clock configuration tool "STM32f30x\_Clock\_Configuration.xls" is used to generate system\_stm32f30x.c file that configures the device as follow. The table below shows the default configuration of system stm32f30xx.c provided within the library:

| System Clock source          | HSE (System Clock source ) |
|------------------------------|----------------------------|
| SYSCLK                       | 72000000 Hz                |
| HCLK                         | 72000000 Hz                |
| AHB Prescaler                | 1                          |
| APB1 Prescaler               | 2                          |
| APB2 Prescaler               | 1                          |
| HSE Frequency                | 8000000 Hz                 |
| PLL MUL                      | 9                          |
| PREDIV                       | 1                          |
| USB clock                    | ENABLED                    |
| Flash latency (number of WS) | 2                          |

ON

Table 9: Default clock configuration in system\_stm32f30x.c

Prefetch Buffer

#### 2.6.4 main.c

The main.c file calls the library driver functions to configure the EXTI, GPIO and NIVC peripherals.

Include the library and STM32303C-EVAL-EVAL board resources:

```
/* Includes -----*/
#include "stm32f30x.h" /* The Library entry point */
#include "stm32303C_eval" /* Needed when using STM32303C-EVAL
board*/
```

Declare three structure variables, used to initialize the EXTI, GPIO and NIVC peripherals:

```
/* Private typedef -----*/
EXTI_InitTypeDef EXTI_InitStructure;
GPIO_InitTypeDef GPIO_InitStructure;
NVIC InitTypeDef NVIC InitStructure;
```

Declare prototype for a local function:

```
/* Private function prototypes -----*/
void Delay( IO uint32 t nCount);
```

The main program will be structured as follow:

```
/**
  * @brief Main program.
  * @param None
  * @retval None
  */
int main(void)
{
```

System clock configuration:

```
/*!< At this stage the microcontroller clock setting is already
configured,
this is done through SystemInit() function which is called from
startup
file (startup_stm32f30x.s) before to branch to application
main.
To reconfigure the default setting of SystemInit() function,
refer to
system_stm32f30x.c file */</pre>
```

2. Enable the clock for the peripheral(s) to be used (EXTI interface clock is always enabled):

```
/* Enable GPIOA's AHB interface clock */
RCC_AHB1PeriphClockCmd(RCC_AHB1Periph_GPIOE, ENABLE);
/* Enable SYSCFG's APB interface clock */
RCC_APB2PeriphClockCmd(RCC_APB2Periph_SYSCFG, ENABLE);
```

3. Configure the peripheral GPIOs:

```
/* Connect EXTI6 Line to PE6 pin */
SYSCFG_EXTILineConfig(EXTI_PortSourceGPIOE, EXTI_PinSource6);
/* Configure PE6 pin in input mode */
GPIO_InitStructure.GPIO_Pin = GPIO_Pin_6;
GPIO InitStructure.GPIO Mode = GPIO Mode IN;
```

```
GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_DOWN;
GPIO Init(GPIOE, &GPIO InitStructure);
```

4. Configure the peripheral in the desired mode:

```
/* Configure EXTI line 6 */
EXTI_InitStructure.EXTI_Line = EXTI_Line6;
EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
EXTI_InitStructure.EXTI_LineCmd = ENABLE;
EXTI_Init(&EXTI_InitStructure);

/* Enable and set EXTI line 6 nterrupt to the lowest
priority */
NVIC_InitStructure.NVIC_IRQChannel = EXTI9_5_IRQn;
NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0x0F;
NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0x0F;
NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
NVIC_Init(&NVIC_InitStructure);
```

5. Insert the code below to use the evaluation board HAL to drive the LEDs:

```
/* Initialize LED1 and LED2 mounted on STM32303C-EVAL board */
STM_EVAL_LEDInit(LED1);
STM_EVAL_LEDInit(LED2);
while (1)
{
    /* Toggle LD1 */
    STM_EVAL_LEDToggle(LED1);
    /* Insert some delay */
    Delay(0xFFFFF);
}
}
/**
    * @brief Inserts a delay time.
    * @param nCount: specifies the delay time length.
    * @retval None
    */
void Delay(__IO uint32_t nCount)
{
    for(; nCount != 0; nCount--);
}
```

#### 2.6.5 stm32f30x\_it.c

The stm32f30x\_it.c file can be used to implement the EXTI Line2 interrupt service routine (ISR) in which LED2 toggles each time the ISR is executed.

1. In "STM32F30xx Peripherals Interrupt Handlers" section, add the following code:

2. In stm32f30x\_it.h file add the EXTI Line2 ISR prototype as follows (just after the line void SysTick\_Handler(void); )

void EXTI9\_5\_IRQHandler(void);

## 3 Analog-to-digital converter (ADC)

## 3.1 ADC Firmware driver registers structures

## 3.1.1 ADC\_Common\_TypeDef

ADC\_Common\_TypeDef is defined in the stm32f30x.h
Data Fields

- \_\_IO uint32\_t CSR
- uint32\_t RESERVED
- IO uint32 t CCR
- \_\_IO uint32\_t CDR

#### **Field Documentation**

- \_\_IO uint32\_t ADC\_Common\_TypeDef::CSR
  - ADC Common status register, Address offset: ADC1/3 base address + 0x300
- uint32\_t ADC\_Common\_TypeDef::RESERVED
  - Reserved, ADC1/3 base address + 0x304
- \_\_IO uint32\_t ADC\_Common\_TypeDef::CCR
  - ADC common control register, Address offset: ADC1/3 base address + 0x308
- \_\_IO uint32\_t ADC\_Common\_TypeDef::CDR
  - ADC common regular data register for dual AND triple modes, Address offset: ADC1/3 base address + 0x30C

#### 3.1.2 ADC\_CommonInitTypeDef

ADC\_CommonInitTypeDef is defined in the stm32f30x\_adc.h

#### **Data Fields**

- uint32 t ADC Mode
- uint32\_t ADC\_Clock
- uint32\_t ADC\_DMAAccessMode
- uint32\_t ADC\_DMAMode
- uint8\_t ADC\_TwoSamplingDelay

#### **Field Documentation**

- uint32\_t ADC\_CommonlnitTypeDef::ADC\_Mode
  - Configures the ADC to operate in independent or multi mode. This parameter can be a value of ADC\_mode
- uint32\_t ADC\_CommonlnitTypeDef::ADC\_Clock

- Select the clock of the ADC. The clock is common for both master and slave ADCs. This parameter can be a value of ADC Clock
- uint32\_t ADC\_CommonlnitTypeDef::ADC\_DMAAccessMode
  - Configures the Direct memory access mode for multi ADC mode. This parameter can be a value of ADC\_Direct\_memory\_access\_mode\_for\_multi\_mode
- uint32 t ADC CommonInitTypeDef::ADC DMAMode
  - Configures the DMA mode for ADC. This parameter can be a value of ADC\_DMA\_Mode\_definition
- uint8\_t ADC\_CommonInitTypeDef::ADC\_TwoSamplingDelay
  - Configures the Delay between 2 sampling phases. This parameter can be a value between 0x0 and 0xF

### 3.1.3 ADC\_InitTypeDef

ADC InitTypeDef is defined in the stm32f30x adc.h

#### **Data Fields**

- uint32\_t ADC\_ContinuousConvMode
- uint32 t ADC Resolution
- uint32 t ADC ExternalTrigConvEvent
- uint32\_t ADC\_ExternalTrigEventEdge
- uint32 t ADC DataAlign
- uint32 t ADC OverrunMode
- uint32\_t ADC\_AutoInjMode
- uint8\_t ADC\_NbrOfRegChannel

#### **Field Documentation**

- uint32 t ADC InitTypeDef::ADC ContinuousConvMode
  - Specifies whether the conversion is performed in Continuous or Single mode.
     This parameter can be set to ENABLE or DISABLE.
- uint32\_t ADC\_InitTypeDef::ADC\_Resolution
  - Configures the ADC resolution. This parameter can be a value of ADC resolution
- uint32\_t ADC\_InitTypeDef::ADC\_ExternalTrigConvEvent
  - Defines the external trigger used to start the analog to digital conversion of regular channels. This parameter can be a value of ADC external trigger sources for regular channels conversion
- uint32\_t ADC\_InitTypeDef::ADC\_ExternalTrigEventEdge
  - Select the external trigger edge and enable the trigger of a regular group. This parameter can be a value of
    - ADC\_external\_trigger\_edge\_for\_regular\_channels\_conversion
- uint32\_t ADC\_InitTypeDef::ADC\_DataAlign
  - Specifies whether the ADC data alignment is left or right. This parameter can be a value of ADC\_data\_align
- uint32\_t ADC\_InitTypeDef::ADC\_OverrunMode
  - Specifies the way data overrun are managed. This parameter can be set to ENABLE or DISABLE.
- uint32\_t ADC\_InitTypeDef::ADC\_AutoInjMode

- Enable/disable automatic injected group conversion after regular group conversion. This parameter can be set to ENABLE or DISABLE.
- uint8\_t ADC\_InitTypeDef::ADC\_NbrOfRegChannel
  - Specifies the number of ADC channels that will be converted using the sequencer for regular channel group. This parameter must range from 1 to 16.

#### 3.1.4 ADC\_InjectedInitTypeDef

ADC\_InjectedInitTypeDef is defined in the stm32f30x\_adc.h

#### **Data Fields**

- uint32\_t ADC\_ExternalTrigInjecConvEvent
- uint32\_t ADC\_ExternalTrigInjecEventEdge
- uint8\_t ADC\_NbrOfInjecChannel
- uint32 t ADC InjecSequence1
- uint32\_t ADC\_InjecSequence2
- uint32\_t ADC\_InjecSequence3
- uint32\_t ADC\_InjecSequence4

#### **Field Documentation**

- uint32\_t ADC\_InjectedInitTypeDef::ADC\_ExternalTrigInjecConvEvent
  - Defines the external trigger used to start the analog to digital conversion of injected channels. This parameter can be a value of

ADC\_external\_trigger\_sources\_for\_Injected\_channels\_conversion

- uint32 t ADC InjectedInitTypeDef::ADC ExternalTrigInjecEventEdge
  - Select the external trigger edge and enable the trigger of an injected group. This parameter can be a value of

ADC\_external\_trigger\_edge\_for\_Injected\_channels\_conversion

- uint8\_t ADC\_InjectedInitTypeDef::ADC\_NbrOfInjecChannel
  - Specifies the number of ADC channels that will be converted using the sequencer for injected channel group. This parameter must range from 1 to 4.
- uint32\_t ADC\_InjectedInitTypeDef::ADC\_InjecSequence1
- uint32\_t ADC\_InjectedInitTypeDef::ADC\_InjecSequence2
- uint32\_t ADC\_InjectedInitTypeDef::ADC\_InjecSequence3
- uint32\_t ADC\_InjectedInitTypeDef::ADC\_InjecSequence4

#### 3.1.5 ADC\_TypeDef

ADC TypeDef is defined in the stm32f30x.h

#### **Data Fields**

- IO uint32 t ISR
- IO uint32 t IER
- \_\_IO uint32\_t CR
- IO uint32 t CFGR
- uint32 t RESERVED0

- IO uint32 t SMPR1
- IO uint32 t SMPR2
- uint32 t RESERVED1
- IO uint32 t TR1
- \_\_IO uint32\_t TR2
- \_\_IO uint32\_t TR3
- uint32 t RESERVED2
- \_\_IO uint32\_t SQR1
- \_\_IO uint32\_t SQR2
- IO uint32 t SQR3
- IO uint32 t SQR4
- \_\_IO uint32\_t DR
- uint32\_t RESERVED3
- uint32\_t RESERVED4
- \_\_IO uint32\_t JSQR
- uint32\_t RESERVED5
- \_\_IO uint32\_t OFR1
- IO uint32 t OFR2
- IO uint32 t OFR3
- IO uint32 t OFR4
- uint32\_t RESERVED6
- IO uint32 t JDR1
- \_\_IO uint32\_t JDR2
- \_\_IO uint32\_t JDR3
- \_\_IO uint32\_t JDR4
- uint32\_t RESERVED7
- IO uint32 t AWD2CR
- \_\_IO uint32\_t AWD3CR
- uint32\_t RESERVED8
- uint32\_t RESERVED9
- \_\_IO uint32\_t DIFSEL
- \_\_IO uint32\_t CALFACT

#### **Field Documentation**

- \_\_IO uint32\_t ADC\_TypeDef::ISR
  - ADC Interrupt and Status Register, Address offset: 0x00
- \_\_IO uint32\_t ADC\_TypeDef::IER
  - ADC Interrupt Enable Register, Address offset: 0x04
- \_\_IO uint32\_t ADC\_TypeDef::CR
  - ADC control register, Address offset: 0x08
- \_\_IO uint32\_t ADC\_TypeDef::CFGR
  - ADC Configuration register, Address offset: 0x0C
- uint32\_t ADC\_TypeDef::RESERVED0
  - Reserved, 0x010
- \_\_IO uint32\_t ADC\_TypeDef::SMPR1
  - ADC sample time register 1, Address offset: 0x14
- \_\_IO uint32\_t ADC\_TypeDef::SMPR2
  - ADC sample time register 2, Address offset: 0x18
- uint32\_t ADC\_TypeDef::RESERVED1
  - Reserved, 0x01C

- IO uint32 t ADC TypeDef::TR1 ADC watchdog threshold register 1, Address offset: 0x20 .IO uint32\_t ADC\_TypeDef::TR2 ADC watchdog threshold register 2, Address offset: 0x24 \_IO uint32\_t ADC\_TypeDef::TR3 ADC watchdog threshold register 3, Address offset: 0x28 uint32\_t ADC\_TypeDef::RESERVED2 Reserved, 0x02C \_\_IO uint32\_t ADC\_TypeDef::SQR1 ADC regular sequence register 1, Address offset: 0x30 IO uint32 t ADC TypeDef::SQR2 ADC regular sequence register 2, Address offset: 0x34 \_IO uint32\_t ADC\_TypeDef::SQR3 ADC regular sequence register 3, Address offset: 0x38
- \_\_IO uint32\_t ADC\_TypeDef::SQR4 ADC regular sequence register 4, Address offset: 0x3C
- \_\_IO uint32\_t ADC\_TypeDef::DR
  - ADC regular data register, Address offset: 0x40
- uint32 t ADC TypeDef::RESERVED3
  - Reserved, 0x044
- uint32\_t ADC\_TypeDef::RESERVED4
  - Reserved, 0x048
- \_IO uint32\_t ADC\_TypeDef::JSQR
  - ADC injected sequence register, Address offset: 0x4C
- uint32\_t ADC\_TypeDef::RESERVED5[4]
  - Reserved, 0x050 0x05C
- IO uint32 t ADC TypeDef::OFR1
  - ADC offset register 1, Address offset: 0x60
- \_\_IO uint32\_t ADC\_TypeDef::OFR2
  - ADC offset register 2, Address offset: 0x64
- \_\_IO uint32\_t ADC\_TypeDef::OFR3
  - ADC offset register 3, Address offset: 0x68
- \_\_IO uint32\_t ADC\_TypeDef::OFR4
  - ADC offset register 4, Address offset: 0x6C
- uint32 t ADC TypeDef::RESERVED6[4]
  - Reserved, 0x070 0x07C
- - ADC injected data register 1, Address offset: 0x80
- IO uint32 t ADC TypeDef::JDR2
  - ADC injected data register 2, Address offset: 0x84
- \_\_IO uint32\_t ADC\_TypeDef::JDR3
  - ADC injected data register 3, Address offset: 0x88
- \_\_IO uint32\_t ADC\_TypeDef::JDR4
  - ADC injected data register 4, Address offset: 0x8C
- uint32 t ADC TypeDef::RESERVED7[4]
  - Reserved, 0x090 0x09C
- \_IO uint32\_t ADC\_TypeDef::AWD2CR
  - ADC Analog Watchdog 2 Configuration Register, Address offset: 0xA0
- \_IO uint32\_t ADC\_TypeDef::AWD3CR
  - ADC Analog Watchdog 3 Configuration Register, Address offset: 0xA4
- uint32\_t ADC\_TypeDef::RESERVED8
  - Reserved, 0x0A8

- uint32 t ADC TypeDef::RESERVED9
  - Reserved, 0x0AC
- \_\_IO uint32\_t ADC\_TypeDef::DIFSEL
  - ADC Differential Mode Selection Register, Address offset: 0xB0
- \_\_IO uint32\_t ADC\_TypeDef::CALFACT
  - ADC Calibration Factors, Address offset: 0xB4

## 3.2 ADC Firmware driver API description

The following section lists the various functions of the ADC library.

#### 3.2.1 How to use this driver

- 1. select the ADC clock using the function RCC\_ADCCLKConfig()
- 2. Enable the ADC interface clock using RCC\_AHBPeriphClockCmd();
- 3. ADC pins configuration
  - Enable the clock for the ADC GPIOs using the following function: RCC\_AHBPeriphClockCmd(RCC\_AHBPeriph\_GPIOx, ENABLE);
  - Configure these ADC pins in analog mode using GPIO Init();
- 4. Configure the ADC conversion resolution, data alignment, external trigger and edge, sequencer length and Enable/Disable the continuous mode using the ADC\_Init() function.
- 5. Activate the ADC peripheral using ADC\_Cmd() function.

#### **ADC** channels group configuration

- To configure the ADC channels features, use ADC\_Init(), ADC\_InjectedInit() and ADC\_RegularChannelConfig() functions or/and ADC\_InjectedChannelConfig()
- To activate the continuous mode, use the ADC\_ContinuousModeCmd() function.
- To activate the Discontinuous mode, use the ADC DiscModeCmd() functions.
- To activate the overrun mode, use the ADC OverrunModeCmd() functions.
- To activate the calibration mode, use the ADC StartCalibration() functions.
- To read the ADC converted values, use the ADC\_GetConversionValue() function.

#### **DMA for ADC channels features configuration**

- To enable the DMA mode for ADC channels group, use the ADC\_DMACmd() function.
- To configure the DMA transfer request, use ADC\_DMAConfig() function.

#### 3.2.2 Initialization and Configuration functions

This section provides functions allowing to:

- Initialize and configure the ADC injected and/or regular channels and dual mode.
- 2. Management of the calibration process
- 3. ADC Power-on Power-off

DocID023800 Rev 1 51/584

- 4. Single ended or differential mode
- 5. Enabling the queue of context and the auto delay mode
- The number of ADC conversions that will be done using the sequencer for regular channel group
- 7. Enable or disable the ADC peripheral
- ADC\_DeInit()
- ADC\_Init()
- ADC StructInit()
- ADC\_InjectedInit()
- ADC\_InjectedStructInit()
- ADC\_CommonInit()
- ADC CommonStructInit()
- ADC Cmd()
- ADC StartCalibration()
- ADC\_GetCalibrationValue()
- ADC SetCalibrationValue()
- ADC SelectCalibrationMode()
- ADC\_GetCalibrationStatus()
- ADC\_DisableCmd()
- ADC\_GetDisableCmdStatus()
- ADC\_VoltageRegulatorCmd()
- ADC SelectDifferentialMode()
- ADC SelectQueueOfContextMode()
- ADC\_AutoDelayCmd()

#### 3.2.3 Analog Watchdog configuration functions

This section provides functions allowing to configure the 3 Analog Watchdogs (AWDG1, AWDG2 and AWDG3) in the ADC.

A typical configuration Analog Watchdog is done following these steps:

- 1. The ADC guarded channel(s) is (are) selected using the functions:
  - ADC\_AnalogWatchdog1SingleChannelConfig().
  - ADC\_AnalogWatchdog2SingleChannelConfig().
  - ADC AnalogWatchdog3SingleChannelConfig().
- 2. The Analog watchdog lower and higher threshold are configured using the functions:
  - ADC\_AnalogWatchdog1ThresholdsConfig().
  - ADC\_AnalogWatchdog2ThresholdsConfig().
  - ADC AnalogWatchdog3ThresholdsConfig().
- 3. The Analog watchdog is enabled and configured to enable the check, on one or more channels, using the function:
  - ADC\_AnalogWatchdogCmd().
- ADC\_AnalogWatchdogCmd()
- ADC\_AnalogWatchdog1ThresholdsConfig()
- ADC\_AnalogWatchdog2ThresholdsConfig()
- ADC\_AnalogWatchdog3ThresholdsConfig()
- ADC\_AnalogWatchdog1SingleChannelConfig()
- ADC\_AnalogWatchdog2SingleChannelConfig()
- ADC\_AnalogWatchdog3SingleChannelConfig()

# 3.2.4 Temperature Sensor - Vrefint (Internal Reference Voltage) and VBAT management functions

This section provides a function allowing to enable/ disable the internal connections between the ADC and the Vbat/2, Temperature Sensor and the Vrefint source.

A typical configuration to get the Temperature sensor and Vrefint channels voltages is done following these steps :

- 1. Enable the internal connection of Vbat/2, Temperature sensor and Vrefint sources with the ADC channels using:
  - ADC TempSensorCmd()
  - ADC\_VrefintCmd()
  - ADC\_VbatCmd()
- 2. select the ADC\_Channel\_TempSensor and/or ADC\_Channel\_Vrefint and/or ADC\_Channel\_Vbat using
  - ADC\_RegularChannelConfig() or
  - ADC\_InjectedChannelConfig() functions
- 3. Get the voltage values, using:
  - ADC\_GetConversionValue() or
  - ADC GetInjectedConversionValue().
- ADC\_TempSensorCmd()
- ADC\_VrefintCmd()
- ADC\_VbatCmd()

#### 3.2.5 Regular Channels Configuration functions

This section provides functions allowing to manage the ADC regular channels.

To configure a regular sequence of channels use:

- 1. ADC\_RegularChannelConfig() this fuction allows:
  - Configure the rank in the regular group sequencer for each channel
  - Configure the sampling time for each channel
- 2. ADC\_RegularChannelSequencerLengthConfig() to set the length of the regular sequencer

The regular trigger is configured using the following functions:

- ADC SelectExternalTrigger()
- 2. ADC\_ExternalTriggerPolarityConfig()

The start and the stop conversion are controlled by:

- 1. ADC\_StartConversion()
- 2. ADC\_StopConversion()



Please Note that the following features for regular channels are configurated using the ADC\_Init() function: (++) continuous mode activation (++) Resolution (++) Data Alignement (++) Overrun Mode.

Get the conversion data: This subsection provides an important function in the ADC peripheral since it returns the converted data of the current regular channel. When the Conversion value is read, the EOC Flag is automatically cleared.

To configure the discontinous mode, the following functions should be used:

- ADC\_DiscModeChannelCountConfig() to configure the number of discontinuous channel to be converted.
- ADC\_DiscModeCmd() to enable the discontinuous mode.

To configure and enable/disable the Channel offset use the functions: (++) ADC\_SetChannelOffset1() (++) ADC\_SetChannelOffset2() (++) ADC\_SetChannelOffset3() (++) ADC\_SetChannelOffset4() (++) ADC\_ChannelOffset1Cmd() (++) ADC\_ChannelOffset2Cmd() (++) ADC\_ChannelOffset3Cmd() (++) ADC\_ChannelOffset4Cmd()

- ADC\_RegularChannelConfig()
- ADC\_RegularChannelSequencerLengthConfig()
- ADC\_ExternalTriggerConfig()
- ADC StartConversion()
- ADC\_GetStartConversionStatus()
- ADC\_StopConversion()
- ADC\_DiscModeChannelCountConfig()
- ADC\_DiscModeCmd()
- ADC\_GetConversionValue()
- ADC\_GetDualModeConversionValue()
- ADC\_SetChannelOffset1()
- ADC SetChannelOffset2()
- ADC SetChannelOffset3()
- ADC\_SetChannelOffset4()
- ADC ChannelOffset1Cmd()
- ADC ChannelOffset2Cmd()
- ADC\_ChannelOffset3Cmd()
- ADC\_ChannelOffset4Cmd()

## 3.2.6 Regular Channels DMA Configuration functions

This section provides functions allowing to configure the DMA for ADC regular channels. Since converted regular channel values are stored into a unique data register, it is useful to use DMA for conversion of more than one regular channel. This avoids the loss of the data already stored in the ADC Data register.

- 1. ADC\_DMACmd() function is used to enable the ADC DMA mode, after each conversion of a regular channel, a DMA request is generated.
- 2. ADC\_DMAConfig() function is used to select between the oneshot DMA mode or the circular DMA mode
- ADC\_DMACmd()
- ADC DMAConfig()

#### 3.2.7 Injected channels Configuration functions

This section provide functions allowing to configure the ADC Injected channels, it is composed of 2 sub sections :

Configuration functions for Injected channels: This subsection provides functions allowing to configure the ADC injected channels: (+) Configure the rank in the injected group sequencer for each channel (+) Configure the sampling time for each channel (+) Activate the Auto injected Mode (+) Activate the Discontinuous Mode (+) External/software trigger source (+) External trigger edge (+) injected channels sequencer.

2. Get the Specified Injected channel conversion data: This subsection provides an important function in the ADC peripheral since it returns the converted data of the specific injected channel.

This section provide functions allowing to configure the ADC Injected channels, it is composed of 2 sub sections: (#) Configuration functions for Injected channels: This subsection provides functions allowing to configure the ADC injected channels:

- Configure the rank in the injected group sequencer for each channel
- Configure the sampling time for each channel
- Activate the Auto injected Mode
- Activate the Discontinuous Mode
- External/software trigger source
- External trigger edge
- injected channels sequencer. (#) Get the Specified Injected channel conversion data: This subsection provides an important function in the ADC peripheral since it returns the converted data of the specific injected channel.
- ADC\_StartInjectedConversion()
- ADC\_StopInjectedConversion()
- ADC\_GetStartInjectedConversionStatus()
- ADC AutoInjectedConvCmd()
- ADC\_InjectedDiscModeCmd()
- ADC\_GetInjectedConversionValue()

## 3.2.8 Interrupts and flags management functions

This section provides functions allowing to configure the ADC Interrupts, get the status and clear flags and Interrupts pending bits.

The ADC provide 11 Interrupts sources and 11 Flags which can be divided into 3 groups:

- Flags and Interrupts for ADC regular channels
  - a. Flags (+) ADC\_FLAG\_RDY: ADC Ready flag (+) ADC\_FLAG\_EOSMP: ADC End of Sampling flag (+) ADC\_FLAG\_EOC: ADC End of Regular Conversion flag. (+) ADC\_FLAG\_EOS: ADC End of Regular sequence of Conversions flag (+) ADC FLAG\_OVR: ADC overrun flag
  - b. Interrupts (+) ADC\_IT\_RDY: ADC Ready interrupt source (+) ADC\_IT\_EOSMP: ADC End of Sampling interrupt source (+) ADC\_IT\_EOC: ADC End of Regular Conversion interrupt source (+) ADC\_IT\_EOS: ADC End of Regular sequence of Conversions interrupt (+) ADC\_IT\_OVR: ADC overrun interrupt source
- 2. Flags and Interrupts for ADC regular channels
  - a. Flags (+) ADC\_FLAG\_JEOC: ADC Ready flag (+) ADC\_FLAG\_JEOS: ADC End of Sampling flag (+) ADC\_FLAG\_JQOVF: ADC End of Regular Conversion flag.
  - Interrupts (+) ADC\_IT\_JEOC: ADC End of Injected Conversion interrupt source (+) ADC\_IT\_JEOS: ADC End of Injected sequence of Conversions interrupt source (+) ADC\_IT\_JQOVF: ADC Injected Context Queue Overflow interrupt source
- 3. General Flags and Interrupts for the ADC
  - Flags (+) ADC\_FLAG\_AWD1: ADC Analog watchdog 1 flag (+)
     ADC\_FLAG\_AWD2: ADC Analog watchdog 2 flag (+) ADC\_FLAG\_AWD3: ADC Analog watchdog 3 flag
  - Flags (+) ADC\_IT\_AWD1: ADC Analog watchdog 1 interrupt source (+) ADC\_IT\_AWD2: ADC Analog watchdog 2 interrupt source (+) ADC\_IT\_AWD3: ADC Analog watchdog 3 interrupt source
- 4. Flags for ADC dual mode

- a. Flags for Master (+) ADC\_FLAG\_MSTRDY: ADC master Ready (ADRDY) flag (+) ADC\_FLAG\_MSTEOSMP: ADC master End of Sampling flag (+) ADC\_FLAG\_MSTEOC: ADC master End of Regular Conversion flag (+) ADC\_FLAG\_MSTEOS: ADC master End of Regular sequence of Conversions flag (+) ADC\_FLAG\_MSTOVR: ADC master overrun flag (+) ADC\_FLAG\_MSTJEOC: ADC master End of Injected Conversion flag (+) ADC\_FLAG\_MSTJEOS: ADC master End of Injected sequence of Conversions flag (+) ADC\_FLAG\_MSTAWD1: ADC master Analog watchdog 1 flag (+) ADC\_FLAG\_MSTAWD2: ADC master Analog watchdog 2 flag (+) ADC\_FLAG\_MSTAWD3: ADC master Analog watchdog 3 flag (+) ADC\_FLAG\_MSTJQOVF: ADC master Injected Context Queue Overflow flag
- Flags for Slave (+) ADC\_FLAG\_SLVRDY: ADC slave Ready (ADRDY) flag (+) ADC\_FLAG\_SLVEOSMP: ADC slave End of Sampling flag (+) ADC FLAG SLVEOC: ADC slave End of Regular Conversion flag (+) ADC\_FLAG\_SLVEOS: ADC slave End of Regular sequence of Conversions flag (+) ADC\_FLAG\_SLVOVR: ADC slave overrun flag (+) ADC\_FLAG\_SLVJEOC: ADC slave End of Injected Conversion flag (+) ADC\_FLAG\_SLVJEOS: ADC slave End of Injected sequence of Conversions flag (+) ADC\_FLAG\_SLVAWD1: ADC slave Analog watchdog 1 flag (+) ADC FLAG SLVAWD2: ADC slave Analog watchdog 2 flag (+) ADC FLAG SLVAWD3: ADC slave Analog watchdog 3 flag (+) ADC\_FLAG\_SLVJQOVF: ADC slave Injected Context Queue Overflow flag The user should identify which mode will be used in his application to manage the ADC controller events: Polling mode or Interrupt mode. In the Polling Mode it is advised to use the following functions: - ADC\_GetFlagStatus(): to check if flags events occur. - ADC\_ClearFlag(): to clear the flags events. In the Interrupt Mode it is advised to use the following functions: - ADC ITConfig(): to enable or disable the interrupt source. - ADC\_GetITStatus(): to check if Interrupt occurs. - ADC\_ClearITPendingBit(): to clear the Interrupt pending Bit (corresponding Flag).

The ADC provide 11 Interrupts sources and 11 Flags which can be divided into 3 groups: (#) Flags and Interrupts for ADC regular channels (##)Flags

- ADC FLAG RDY: ADC Ready flag
- ADC\_FLAG\_EOSMP: ADC End of Sampling flag
- ADC\_FLAG\_EOC: ADC End of Regular Conversion flag.
- ADC\_FLAG\_EOS: ADC End of Regular sequence of Conversions flag
- ADC\_FLAG\_OVR: ADC overrun flag
  - a. Interrupts
- ADC\_IT\_RDY: ADC Ready interrupt source
- ADC\_IT\_EOSMP: ADC End of Sampling interrupt source
- ADC\_IT\_EOC: ADC End of Regular Conversion interrupt source
- ADC\_IT\_EOS: ADC End of Regular sequence of Conversions interrupt
- ADC\_IT\_OVR: ADC overrun interrupt source (#) Flags and Interrupts for ADC regular channels
  - a. Flags
- ADC FLAG JEOC: ADC Ready flag
- ADC FLAG JEOS: ADC End of Sampling flag
- ADC\_FLAG\_JQOVF: ADC End of Regular Conversion flag.
   a. Interrupts
- ADC IT JEOC: ADC End of Injected Conversion interrupt source
- ADC\_IT\_JEOS: ADC End of Injected sequence of Conversions interrupt source
- ADC\_IT\_JQOVF: ADC Injected Context Queue Overflow interrupt source (#) General Flags and Interrupts for the ADC
  - a. Flags
- ADC\_FLAG\_AWD1: ADC Analog watchdog 1 flag

- ADC\_FLAG\_AWD2: ADC Analog watchdog 2 flag
- ADC\_FLAG\_AWD3: ADC Analog watchdog 3 flag
   a. Flags
- ADC\_IT\_AWD1: ADC Analog watchdog 1 interrupt source
- ADC\_IT\_AWD2: ADC Analog watchdog 2 interrupt source
- ADC\_IT\_AWD3: ADC Analog watchdog 3 interrupt source (#) Flags for ADC dual mode
  - a. Flags for Master
- ADC FLAG MSTRDY: ADC master Ready (ADRDY) flag
- ADC\_FLAG\_MSTEOSMP: ADC master End of Sampling flag
- ADC FLAG MSTEOC: ADC master End of Regular Conversion flag
- ADC\_FLAG\_MSTEOS: ADC master End of Regular sequence of Conversions flag
- ADC FLAG MSTOVR: ADC master overrun flag
- ADC\_FLAG\_MSTJEOC: ADC master End of Injected Conversion flag
- ADC\_FLAG\_MSTJEOS: ADC master End of Injected sequence of Conversions flag
- ADC\_FLAG\_MSTAWD1: ADC master Analog watchdog 1 flag
- ADC\_FLAG\_MSTAWD2: ADC master Analog watchdog 2 flag
- ADC FLAG MSTAWD3: ADC master Analog watchdog 3 flag
- ADC\_FLAG\_MSTJQOVF: ADC master Injected Context Queue Overflow flag
   a. Flags for Slave
- ADC\_FLAG\_SLVRDY: ADC slave Ready (ADRDY) flag
- ADC\_FLAG\_SLVEOSMP: ADC slave End of Sampling flag
- ADC\_FLAG\_SLVEOC: ADC slave End of Regular Conversion flag
- ADC\_FLAG\_SLVEOS: ADC slave End of Regular sequence of Conversions flag
- ADC\_FLAG\_SLVOVR: ADC slave overrun flag
- ADC\_FLAG\_SLVJEOC: ADC slave End of Injected Conversion flag
- ADC\_FLAG\_SLVJEOS: ADC slave End of Injected sequence of Conversions flag
- ADC\_FLAG\_SLVAWD1: ADC slave Analog watchdog 1 flag
- ADC\_FLAG\_SLVAWD2: ADC slave Analog watchdog 2 flag
- ADC FLAG SLVAWD3: ADC slave Analog watchdog 3 flag
- ADC\_FLAG\_SLVJQOVF: ADC slave Injected Context Queue Overflow flag The user should identify which mode will be used in his application to manage the ADC controller events: Polling mode or Interrupt mode. In the Polling Mode it is advised to use the following functions: ADC\_GetFlagStatus(): to check if flags events occur. ADC\_ClearFlag(): to clear the flags events. In the Interrupt Mode it is advised to use the following functions: ADC\_ITConfig(): to enable or disable the interrupt source. ADC\_GetITStatus(): to check if Interrupt occurs. ADC\_ClearITPendingBit(): to clear the Interrupt pending Bit (corresponding Flag).
- ADC\_ITConfig()
- ADC\_GetFlagStatus()
- ADC\_ClearFlag()
- ADC GetCommonFlagStatus()
- ADC\_ClearCommonFlag()
- ADC\_GetITStatus()
- ADC\_ClearITPendingBit()

#### 3.2.9 Initialization and Configuration functions

#### 3.2.9.1 **ADC\_Delnit**

**Function Name** 

void ADC Delnit ( ADC TypeDef \* ADCx)

Function Description

Deinitializes the ADCx peripheral registers to their default reset

values.

**Parameters** 

ADCx: where x can be 1, 2,3 or 4 to select the ADC peripheral.

Return values

None.

Notes

• None.

## 3.2.9.2 ADC\_Init

Function Name void ADC\_Init ( ADC\_TypeDef \* ADCx, ADC\_InitTypeDef \*

ADC\_InitStruct)

Function Description Initializes the ADCx peripheral according to the specified

parameters in the ADC\_InitStruct.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

 ADC\_InitStruct: pointer to an ADC\_InitTypeDef structure that contains the configuration information for the specified

ADC peripheral.

Return values

None.

Notes

None.

#### 3.2.9.3 ADC\_StructInit

Function Name

void ADC\_StructInit ( ADC\_InitTypeDef \* ADC\_InitStruct)

**Function Description** 

Fills each ADC\_InitStruct member with its default value.

**Parameters** 

 ADC\_InitStruct: : pointer to an ADC\_InitTypeDef structure which will be initialized.

Return values

None.

**Notes** 

#### 3.2.9.4 ADC InjectedInit

Function Name void ADC\_InjectedInit ( ADC\_TypeDef \* ADCx,

ADC\_InjectedInitTypeDef \* ADC\_InjectedInitStruct)

Function Description Initializes the ADCx peripheral according to the specified

parameters in the ADC\_InitStruct.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• **ADC\_InjectInitStruct**: pointer to an ADC\_InjecInitTypeDef structure that contains the configuration information for the

specified ADC injected channel.

Return values • None.

Notes • None.

#### 3.2.9.5 ADC\_InjectedStructInit

Function Name void ADC\_InjectedStructInit ( ADC\_InjectedInitTypeDef \*

ADC InjectedInitStruct)

Function Description

Fills each ADC\_InjectedInitStruct member with its default value.

**Parameters** 

• ADC\_InjectedInitStruct : : pointer to an

ADC\_InjectedInitTypeDef structure which will be initialized.

Return values 

None.

Notes • None.

#### 3.2.9.6 ADC CommonInit

Function Name void ADC\_Commonlnit ( ADC\_TypeDef \* ADCx,

ADC\_CommonInitTypeDef \* ADC\_CommonInitStruct)

Function Description Initializes the ADCs peripherals according to the specified

parameters in the ADC\_CommonInitStruct.

ADCx: where x can be 1 or 4 to select the ADC peripheral.

 ADC\_CommonInitStruct: pointer to an ADC\_CommonInitTypeDef structure that contains the

DocID023800 Rev 1 59/584

configuration information for All ADCs peripherals.

Return values • None.

Notes • None.

#### 3.2.9.7 ADC\_CommonStructInit

Function Name void ADC\_CommonStructInit ( ADC\_CommonInitTypeDef \*

ADC\_CommonInitStruct)

Function Description Fills each ADC\_CommonInitStruct member with its default value.

Parameters • ADC\_CommonlnitStruct : pointer to an

ADC\_CommonInitTypeDef structure which will be initialized.

Return values

• None.

Notes • None.

#### 3.2.9.8 ADC\_Cmd

Function Name void ADC\_Cmd ( ADC\_TypeDef \* ADCx, FunctionalState

NewState)

Function Description Enables or disables the specified ADC peripheral.

Parameters • ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• NewState: new state of the ADCx peripheral. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

#### 3.2.9.9 ADC StartCalibration

Function Name void ADC\_StartCalibration ( ADC\_TypeDef \* ADCx)

Function Description Starts the selected ADC calibration process.

Parameters • ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values • None.

Notes • None.

#### 3.2.9.10 ADC\_GetCalibrationValue

Function Name uint32\_t ADC\_GetCalibrationValue ( ADC\_TypeDef \* ADCx)

Function Description Returns the ADCx calibration value.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values • None.

Notes • None.

#### 3.2.9.11 ADC\_SetCalibrationValue

Function Name void ADC\_SetCalibrationValue ( ADC\_TypeDef \* ADCx,

uint32\_t ADC\_Calibration)

Function Description Sets the ADCx calibration register.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values • None.

Notes • None.

#### 3.2.9.12 ADC SelectCalibrationMode

Function Name void ADC\_SelectCalibrationMode ( ADC\_TypeDef \* ADCx, uint32\_t ADC\_CalibrationMode)

Function Description Select the ADC calibration mode.

Parameters • ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• **ADC\_CalibrationMode:** the ADC calibration mode. This parameter can be one of the following values:

ADC\_CalibrationMode\_Single: to select the calibration for single channel

ADC\_CalibrationMode\_Differential: to select the calibration for differential channel

Return values • None.

Notes 

None.

## 3.2.9.13 ADC\_GetCalibrationStatus

Function Name FlagStatus ADC\_GetCalibrationStatus ( ADC\_TypeDef \*

ADCx)

Function Description Gets the selected ADC calibration status.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values • The new state of ADC calibration (SET or RESET).

Notes • None.

3.2.9.14 ADC DisableCmd

Function Name void ADC\_DisableCmd ( ADC\_TypeDef \* ADCx)

Function Description ADC Disable Command.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values • None.

Notes • None.

#### 3.2.9.15 ADC\_GetDisableCmdStatus

Function Name FlagStatus ADC\_GetDisableCmdStatus ( ADC\_TypeDef \*

ADCx)

Function Description Gets the selected ADC disable command Status.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• The new state of ADC disable command (SET or

RESET).

Notes • None.

#### 3.2.9.16 ADC\_VoltageRegulatorCmd

Function Name void ADC\_VoltageRegulatorCmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description Enables or disables the specified ADC Voltage Regulator.

Parameters • ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• NewState: new state of the ADCx Voltage Regulator. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

#### 3.2.9.17 ADC\_SelectDifferentialMode

Function Name void ADC\_SelectDifferentialMode ( ADC\_TypeDef \* ADCx,

#### uint8\_t ADC\_Channel, FunctionalState NewState)

# Function Description Parameters

Selectes the differential mode for a specific channel.

- **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **ADC\_Channel**: the ADC channel to configure for the analog watchdog. This parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
  - ADC\_Channel\_2: ADC Channel2 selected
  - ADC Channel 3: ADC Channel3 selected
  - ADC\_Channel\_4: ADC Channel4 selected
  - ADC\_Channel\_5: ADC Channel5 selected
  - ADC Channel 6: ADC Channel6 selected
  - ADC Channel 7: ADC Channel7 selected
  - ADC\_Channel\_8: ADC Channel8 selected
  - ADC\_Channel\_9 : ADC Channel9 selected
  - ADC\_Channel\_10: ADC Channel10 selected
  - ADC\_Channel\_11: ADC Channel11 selected
  - ADC Channel 12: ADC Channel12 selected
  - ADC\_Channel\_13: ADC Channel13 selected
  - ADC\_Channel\_14: ADC Channel14 selected

#### Return values

....

Notes

- None.
- : Channel 15, 16 and 17 are fixed to single-ended inputs mode

#### 3.2.9.18 ADC\_SelectQueueOfContextMode

Function Name void ADC\_SelectQueueOfContextMode ( ADC\_TypeDef \*

ADCx, FunctionalState NewState)

**Function Description** 

Parameters

Selects the Queue Of Context Mode for injected channels.

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **NewState**: new state of the Queue Of Context Mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

#### 3.2.9.19 ADC\_AutoDelayCmd

Function Name void ADC\_AutoDelayCmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description

Selects the ADC Delayed Conversion Mode.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

NewState: new state of the ADC Delayed Conversion Mode.
 This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 3.2.10 Analog Watchdog configuration functions

#### 3.2.10.1 ADC\_AnalogWatchdogCmd

Function Name void ADC\_AnalogWatchdogCmd ( ADC\_TypeDef \* ADCx,

uint32\_t ADC\_AnalogWatchdog)

Function Description Enables or disables the analog watchdog on single/all regular or

injected channels.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

 ADC\_AnalogWatchdog: the ADC analog watchdog configuration. This parameter can be one of the following values:

ADC\_AnalogWatchdog\_SingleRegEnable: Analog watchdog on a single regular channel

ADC\_AnalogWatchdog\_SingleInjecEnable: Analog watchdog on a single injected channel

ADC\_AnalogWatchdog\_SingleRegOrInjecEnable :
 Analog watchdog on a single regular or injected channel

ADC\_AnalogWatchdog\_AllRegEnable: Analog watchdog on all regular channel

ADC\_AnalogWatchdog\_AllInjecEnable: Analog watchdog on all injected channel

ADC\_AnalogWatchdog\_AllRegAllInjecEnable :
 Analog watchdog on all regular and injected channels

ADC\_AnalogWatchdog\_None: No channel guarded by the analog watchdog

Return values

None.

Notes

#### 3.2.10.2 ADC\_AnalogWatchdog1ThresholdsConfig

Function Name void ADC\_AnalogWatchdog1ThresholdsConfig (

ADC\_TypeDef \* ADCx, uint16\_t HighThreshold, uint16\_t

LowThreshold)

None.

**Function Description** 

Configures the high and low thresholds of the analog watchdog1.

Parameters

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

• **HighThreshold**: the ADC analog watchdog High threshold value. This parameter must be a 12bit value.

• **LowThreshold**: the ADC analog watchdog Low threshold value. This parameter must be a 12bit value.

Return values

Notes • None.

#### 3.2.10.3 ADC\_AnalogWatchdog2ThresholdsConfig

Function Name void ADC\_AnalogWatchdog2ThresholdsConfig (

ADC\_TypeDef \* ADCx, uint8\_t HighThreshold, uint8\_t

LowThreshold)

**Function Description** 

Configures the high and low thresholds of the analog watchdog2.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

**HighThreshold :** the ADC analog watchdog High threshold value. This parameter must be a 8bit value.

• LowThreshold: the ADC analog watchdog Low threshold

value. This parameter must be a 8bit value.

Return values

None.

Notes

#### 3.2.10.4 ADC AnalogWatchdog3ThresholdsConfig

**Function Name** void ADC\_AnalogWatchdog3ThresholdsConfig ( ADC\_TypeDef \* ADCx, uint8\_t HighThreshold, uint8\_t

LowThreshold)

**Function Description** 

Configures the high and low thresholds of the analog watchdog3.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

HighThreshold: the ADC analog watchdog High threshold value. This parameter must be a 8bit value.

LowThreshold: the ADC analog watchdog Low threshold value. This parameter must be a 8bit value.

Return values

None.

Notes

None.

#### 3.2.10.5 ADC\_AnalogWatchdog1SingleChannelConfig

**Function Name** 

void ADC AnalogWatchdog1SingleChannelConfig ( ADC\_TypeDef \* ADCx, uint8\_t ADC\_Channel)

**Function Description** 

**Parameters** 

Configures the analog watchdog 2 guarded single channel.

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC Channel: the ADC channel to configure for the analog watchdog. This parameter can be one of the following values:
  - ADC Channel 1: ADC Channel1 selected
  - ADC Channel 2: ADC Channel2 selected
  - ADC\_Channel\_3: ADC Channel3 selected
  - ADC\_Channel\_4: ADC Channel4 selected
  - ADC\_Channel\_5: ADC Channel5 selected
  - ADC\_Channel\_6: ADC Channel6 selected
  - ADC Channel 7: ADC Channel7 selected
  - ADC Channel 8: ADC Channel8 selected
  - ADC Channel 9: ADC Channel9 selected
  - ADC Channel 10: ADC Channel10 selected
  - ADC\_Channel\_11: ADC Channel11 selected

  - ADC\_Channel\_12: ADC Channel12 selected ADC\_Channel\_13: ADC Channel13 selected
  - ADC\_Channel\_14: ADC Channel14 selected
  - ADC\_Channel\_15: ADC Channel15 selected
  - ADC Channel 16: ADC Channel16 selected
  - ADC\_Channel\_17: ADC Channel17 selected

- ADC Channel 18: ADC Channel18 selected

Return values • None.

Notes • None.

#### 3.2.10.6 ADC AnalogWatchdog2SingleChannelConfig

**Function Name** 

void ADC\_AnalogWatchdog2SingleChannelConfig (
ADC TypeDef \* ADCx, uint8 t ADC Channel)

Function Description
Parameters

Configures the analog watchdog 2 guarded single channel.

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_Channel: the ADC channel to configure for the analog watchdog. This parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
     ADC\_Channel\_2: ADC Channel2 selected
     ADC\_Channel\_3: ADC Channel3 selected
     ADC\_Channel\_4: ADC Channel4 selected
     ADC\_Channel\_5: ADC Channel5 selected
     ADC\_Channel\_6: ADC Channel6 selected
     ADC\_Channel\_7: ADC Channel7 selected
     ADC\_Channel\_8: ADC Channel8 selected
    - ADC\_Channel\_8: ADC Channel8 selected
       ADC\_Channel\_9: ADC Channel9 selected
       ADC\_Channel\_10: ADC Channel10 selected
       ADC\_Channel\_11: ADC Channel11 selected
       ADC Channel 12: ADC Channel12 selected
    - ADC\_Channel\_13: ADC Channel13 selected
       ADC\_Channel\_14: ADC Channel14 selected
       ADC\_Channel\_15: ADC Channel15 selected
    - ADC\_Channel\_16: ADC Channel16 selected
       ADC\_Channel\_17: ADC Channel17 selected
       ADC\_Channel\_18: ADC Channel18 selected

Return values • None.

Notes • None.

#### 3.2.10.7 ADC\_AnalogWatchdog3SingleChannelConfig

Function Name void ADC\_AnalogWatchdog3SingleChannelConfig (
ADC\_TypeDef \* ADCx, uint8\_t ADC\_Channel)

Function Description
Parameters

Configures the analog watchdog 3 guarded single channel.

- **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_Channel: the ADC channel to configure for the analog watchdog. This parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
     ADC\_Channel\_2: ADC Channel2 selected
     ADC\_Channel\_3: ADC Channel3 selected
     ADC\_Channel\_4: ADC Channel5 selected
  - ADC\_Channel\_5: ADC Channel5 selected
     ADC\_Channel\_6: ADC Channel6 selected
     ADC\_Channel\_7: ADC Channel7 selected
  - ADC\_Channel\_8: ADC Channel8 selected
     ADC\_Channel\_9: ADC Channel9 selected
     ADC\_Channel\_10: ADC Channel10 selected
     ADC\_Channel\_11: ADC Channel11 selected
  - ADC\_Channel\_12: ADC Channel12 selected
     ADC\_Channel\_13: ADC Channel13 selected
     ADC Channel 14: ADC Channel14 selected
  - ADC\_Channel\_15: ADC Channel15 selected
     ADC\_Channel\_16: ADC Channel16 selected
  - ADC\_Channel\_17: ADC Channel17 selected
     ADC\_Channel\_18: ADC Channel18 selected

Return values • None.

Notes • None.

# 3.2.11 Temperature Sensor- Vrefint (Internal Reference Voltage) and VBAT management function

#### 3.2.11.1 ADC TempSensorCmd

Function Name void ADC\_TempSensorCmd ( ADC\_TypeDef \* ADCx, FunctionalState NewState)

FunctionalState NewState)

Function Description

Parameters

Enables or disables the temperature sensor channel.

- **ADCx**: where x can be 1 or 4 to select the ADC peripheral.
- NewState: new state of the temperature sensor. This

DocID023800 Rev 1 69/584

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 3.2.11.2 ADC\_VrefintCmd

Function Name void ADC\_VrefintCmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description

Enables or disables the Vrefint channel.

**Parameters** 

• ADCx: where x can be 1 or 4 to select the ADC peripheral.

• **NewState**: new state of the Vrefint. This parameter can be:

ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

#### 3.2.11.3 ADC\_VbatCmd

Function Name void ADC\_VbatCmd ( ADC\_TypeDef \* ADCx, FunctionalState

NewState)

**Function Description** 

Enables or disables the Vbat channel.

**Parameters** 

• **ADCx**: where x can be 1 or 4 to select the ADC peripheral.

**NewState:** new state of the Vbat. This parameter can be:

ENABLE or DISABLE.

Return values

None.

Notes

#### 3.2.12 Regular Channels Configuration functions

## 3.2.12.1 ADC\_RegularChannelConfig

**Function Name** 

void ADC\_RegularChannelConfig ( ADC\_TypeDef \* ADCx, uint8\_t ADC\_Channel, uint8\_t Rank, uint8\_t ADC SampleTime)

**Function Description** 

Configures for the selected ADC regular channel its corresponding rank in the sequencer and its sample time.

**Parameters** 

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_Channel: the ADC channel to configure. This
  parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
  - ADC\_Channel\_2: ADC Channel2 selected
  - ADC\_Channel\_3: ADC Channel3 selected
  - ADC\_Channel\_4: ADC Channel4 selected
  - ADC\_Channel\_5 : ADC Channel5 selected
  - ADC\_Channel\_6: ADC Channel6 selected
  - ADC\_Channel\_7: ADC Channel7 selected
  - ADC\_Channel\_8: ADC Channel8 selected
  - ADC\_Channel\_9: ADC Channel9 selected
  - ADC\_Channel\_10: ADC Channel10 selected
  - ADC Channel 11: ADC Channel11 selected
  - ADC\_Channel\_12: ADC Channel12 selected
  - ADC\_Channel\_13: ADC Channel13 selected
     ADC Channel 14: ADC Channel14 selected
  - ADC\_Channel\_15: ADC Channel15 selected
  - ADC Channel 16: ADC Channel16 selected
  - ADC\_Channel\_17: ADC Channel17 selected
  - ADC\_Channel\_18: ADC Channel18 selected
- Rank: The rank in the regular group sequencer. This parameter must be between 1 to 16.
- ADC\_SampleTime: The sample time value to be set for the selected channel. This parameter can be one of the following values:
  - ADC\_SampleTime\_1Cycles5: Sample time equal to 1.5 cycles
  - ADC\_SampleTime\_2Cycles5: Sample time equal to 2.5 cycles
  - ADC\_SampleTime\_4Cycles5: Sample time equal to 4.5 cycles
  - ADC\_SampleTime\_7Cycles5: Sample time equal to 7.5 cycles
  - ADC\_SampleTime\_19Cycles5: Sample time equal to 19.5 cycles
  - ADC\_SampleTime\_61Cycles5: Sample time equal to 61.5 cycles

- ADC\_SampleTime\_181Cycles5: Sample time equal to 181.5 cycles
- ADC\_SampleTime\_601Cycles5: Sample time equal to 601.5 cycles

Return values

None.

Notes

None.

#### 3.2.12.2 ADC\_RegularChannelSequencerLengthConfig

Function Name void ADC\_RegularChannelSequencerLengthConfig (

ADC\_TypeDef \* ADCx, uint8\_t SequencerLength)

Function Description

Sets the ADC regular channel sequence lenght.

**Parameters** 

- **ADCx:** where x can be 1, 2 or 3 to select the ADC peripheral.
- **SequenceLength**: The Regular sequence length. This parameter must be between 1 to 16. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 3.2.12.3 ADC ExternalTriggerConfig

Function Name void ADC\_ExternalTriggerConfig ( ADC\_TypeDef \* ADCx,

uint16\_t ADC\_ExternalTrigConvEvent, uint16\_t

ADC ExternalTrigEventEdge)

Function Description External Trigger Enable and Polarity Selection for regular

channels.

Parameters

• **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

• ADC\_ExternalTrigConvEvent : ADC external Trigger source. This parameter can be one of the following values:

ADC\_ExternalTrigger\_Event0: External trigger event
 0

ADC\_ExternalTrigger\_Event1 : External trigger event

ADC\_ExternalTrigger\_Event2 : External trigger event

|   | rinalog to digital convertor (ribe)                    |
|---|--------------------------------------------------------|
|   | 2                                                      |
| - | ADC_ExternalTrigger_Event3: External trigger event     |
|   | 3                                                      |
| _ | ADC_ExternalTrigger_Event4: External trigger event 4   |
| _ | ADC_ExternalTrigger_Event5 : External trigger event    |
|   | 5                                                      |
| _ | ADC_ExternalTrigger_Event6: External trigger event     |
|   | 6                                                      |
| _ | ADC_ExternalTrigger_Event7: External trigger event 7   |
|   | •                                                      |
| _ | ADC_ExternalTrigger_Event8: External trigger event 8   |
| _ | ADC_ExternalTrigger_Event9 : External trigger event    |
|   | 9                                                      |
| - | ADC_ExternalTrigger_Event10: External trigger event    |
|   | 10                                                     |
| _ | ADC_ExternalTrigger_Event11: External trigger event 11 |
| _ | ADC_ExternalTrigger_Event12 : External trigger event   |
|   | 12                                                     |
| _ | ADC_ExternalTrigger_Event13: External trigger event    |
|   | 13                                                     |
| - | ADC_ExternalTrigger_Event14: External trigger event 14 |
|   | • •                                                    |
| _ | ADC_ExternalTrigger_Event15: External trigger event 15 |

- ADC\_ExternalTrigEventEdge: ADC external Trigger
   Polarity. This parameter can be one of the following values:
  - ADC\_ExternalTrigEventEdge\_OFF: Hardware trigger detection disabled (conversions can be launched by software)
  - ADC\_ExternalTrigEventEdge\_RisingEdge: Hardware trigger detection on the rising edge
  - ADC\_ExternalTrigEventEdge\_FallingEdge : Hardware trigger detection on the falling edge
  - ADC\_ExternalTrigEventEdge\_BothEdge: Hardware trigger detection on both the rising and falling edges

Return values

None.

Notes

None.

## 3.2.12.4 ADC\_StartConversion

Function Name void ADC\_StartConversion ( ADC\_TypeDef \* ADCx)
Function Description Enables or disables the selected ADC start conversion .

DocID023800 Rev 1 73/584

| Parameters    | • | <b>ADCx</b> : where x can be 1, 2, 3 or 4 to select the ADC peripheral. |
|---------------|---|-------------------------------------------------------------------------|
| Return values | • | None.                                                                   |
| Notes         | • | None.                                                                   |

# 3.2.12.5 ADC\_GetStartConversionStatus

| Function Name        | FlagStatus ADC_GetStartConversionStatus ( ADC_TypeDef * ADCx)                       |
|----------------------|-------------------------------------------------------------------------------------|
| Function Description | Gets the selected ADC start conversion Status.                                      |
| Parameters           | <ul> <li>ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.</li> </ul> |
| Return values        | The new state of ADC start conversion (SET or RESET).                               |
| Notes                | None.                                                                               |

# 3.2.12.6 ADC\_StopConversion

| Function Name        | VOI                                        | d ADC_StopConversion ( ADC_TypeDef * ADCx)                              |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------|
| Function Description | Stops the selected ADC ongoing conversion. |                                                                         |
| Parameters           | •                                          | <b>ADCx</b> : where x can be 1, 2, 3 or 4 to select the ADC peripheral. |
| Return values        | •                                          | None.                                                                   |
| Notes                | •                                          | None.                                                                   |

# 3.2.12.7 ADC\_DiscModeChannelCountConfig

Function Name void ADC\_DiscModeChannelCountConfig ( ADC\_TypeDef \* ADCx, uint8\_t Number)

| UM1581 |                      | Analog-to-digital converter (ADC)                                                                                                                                                                       |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Function Description | Configures the discontinuous mode for the selected ADC regular group channel.                                                                                                                           |
|        | Parameters           | <ul> <li>ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.</li> <li>Number: specifies the discontinuous mode regular channel count value. This number must be between 1 and 8.</li> </ul> |
|        | Return values        | None.                                                                                                                                                                                                   |
|        | Notes                | None.                                                                                                                                                                                                   |

# 3.2.12.8 ADC\_DiscModeCmd

| Function Name        | void ADC_DiscModeCmd ( ADC_TypeDef * ADCx, FunctionalState NewState)                                                                                                                                                        |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function Description | Enables or disables the discontinuous mode on regular group channel for the specified ADC.                                                                                                                                  |  |  |
| Parameters           | <ul> <li>ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.</li> <li>NewState: new state of the selected ADC discontinuous mode on regular group channel. This parameter can be: ENABLE or DISABLE.</li> </ul> |  |  |
| Return values        | None.                                                                                                                                                                                                                       |  |  |
| Notes                | None.                                                                                                                                                                                                                       |  |  |

# 3.2.12.9 ADC\_GetConversionValue

| Function Name        | uint16_t ADC_GetConversionValue ( ADC_TypeDef * ADCx)                               |
|----------------------|-------------------------------------------------------------------------------------|
| Function Description | Returns the last ADCx conversion result data for regular channel.                   |
| Parameters           | <ul> <li>ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.</li> </ul> |
| Return values        | The Data conversion value.                                                          |
| Notes                | None.                                                                               |

## 3.2.12.10 ADC\_GetDualModeConversionValue

**Function Name** uint32\_t ADC\_GetDualModeConversionValue ( ADC\_TypeDef

\* ADCx)

Returns the last ADC1, ADC2, ADC3 and ADC4 regular **Function Description** 

conversions results data in the selected dual mode.

**Parameters ADCx**: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values The Data conversion value.

> In dual mode, the value returned by this function is as following Data[15:0]: these bits contain the regular data of the Master ADC. Data[31:16]: these bits contain the regular data

of the Slave ADC.

#### 3.2.12.11 ADC SetChannelOffset1

Notes

void ADC\_SetChannelOffset1 ( ADC\_TypeDef \* ADCx, uint8\_t **Function Name** ADC\_Channel, uint16\_t Offset)

**Function Description** 

Set the ADC channels conversion value offset1.

**Parameters** 

- **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC Channel: the ADC channel to configure. This parameter can be one of the following values:
  - ADC Channel 1: ADC Channel1 selected
  - ADC\_Channel\_2: ADC Channel2 selected
  - ADC Channel 3: ADC Channel3 selected
  - ADC Channel 4: ADC Channel4 selected
  - ADC Channel 5: ADC Channel5 selected
  - ADC\_Channel\_6: ADC Channel6 selected
  - ADC\_Channel\_7: ADC Channel7 selected
  - ADC\_Channel\_8: ADC Channel8 selected ADC Channel 9: ADC Channel9 selected
  - ADC Channel 10: ADC Channel10 selected
  - ADC\_Channel\_11: ADC Channel11 selected

  - ADC\_Channel\_12: ADC Channel12 selected
  - ADC\_Channel\_13: ADC Channel13 selected
  - ADC\_Channel\_14: ADC Channel14 selected ADC\_Channel\_15: ADC Channel15 selected
  - ADC Channel 16: ADC Channel16 selected

ADC\_Channel\_17: ADC Channel17 selected
 ADC Channel 18: ADC Channel18 selected

 Offset: the offset value for the selected ADC Channel This parameter must be a 12bit value.

Return values

None.

Notes

None.

## 3.2.12.12 ADC\_SetChannelOffset2

**Function Name** 

void ADC\_SetChannelOffset2 ( ADC\_TypeDef \* ADCx, uint8\_t
ADC\_Channel, uint16\_t Offset)

Function Description

Set the ADC channels conversion value offset2.

**Parameters** 

- **ADCx:** where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **ADC\_Channel**: the ADC channel to configure. This parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
  - ADC Channel 2: ADC Channel2 selected
  - ADC\_Channel\_3: ADC Channel3 selected
  - ADC Channel 4: ADC Channel4 selected
  - ADC\_Channel\_5: ADC Channel5 selected
  - ADC\_Channel\_6: ADC Channel6 selected
  - ADC\_Channel\_7: ADC Channel7 selected
  - ADC Channel 8: ADC Channel8 selected
  - ADC\_Channel\_9: ADC Channel9 selected
  - ADC Channel 10: ADC Channel10 selected
  - ADC\_Channel\_11: ADC Channel11 selected
  - ADC\_Channel\_12: ADC Channel12 selected
  - ADC\_Channel\_13: ADC Channel13 selected
  - ADC\_Channel\_14: ADC Channel14 selected
  - ADC\_Channel\_15: ADC Channel15 selected
  - ADC\_Channel\_16: ADC Channel16 selected
  - ADC\_Channel\_17: ADC Channel17 selected
     ADC\_Channel\_18: ADC Channel18 selected
- Offset: the offset value for the selected ADC Channel This parameter must be a 12bit value.

Return values

None.

**Notes** 

None.

#### 3.2.12.13 ADC SetChannelOffset3

Function Name void ADC\_SetChannelOffset3 ( ADC\_TypeDef \* ADCx, uint8\_t ADC\_Channel, uint16\_t Offset)

Function Description

Set the ADC channels conversion value offset3.

Parameters • ADCx:

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **ADC\_Channel**: the ADC channel to configure. This parameter can be one of the following values:
  - ADC\_Channel\_1: ADC Channel1 selected
  - ADC\_Channel\_2: ADC Channel2 selected
  - ADC\_Channel\_3: ADC Channel3 selected
  - ADC\_Channel\_4: ADC Channel4 selected
  - ADC Channel 5: ADC Channel5 selected
  - ADC\_Channel\_6: ADC Channel6 selected
  - ADC\_Channel\_7: ADC Channel7 selected
  - ADC\_Channel\_8: ADC Channel8 selected
  - ADC\_Channel\_9: ADC Channel9 selected
  - ADC\_Channel\_10: ADC Channel10 selected
  - ADC\_Channel\_11: ADC Channel11 selected
  - ADC\_Channel\_12: ADC Channel12 selected
     ADC\_Channel\_13: ADC Channel13 selected
  - ADC Channel 14: ADC Channel 14 selected
  - ADC Channel 15: ADC Channel 15 selected
  - ADC Channel 16: ADC Channel16 selected
  - ADC\_Channel\_17: ADC Channel17 selected
  - ADC\_Channel\_18: ADC Channel18 selected
- Offset: the offset value for the selected ADC Channel This parameter must be a 12bit value.

Return values

None.

Notes

• None.

#### 3.2.12.14 ADC\_SetChannelOffset4

Function Name void ADC\_SetChannelOffset4 ( ADC\_TypeDef \* ADCx, uint8\_t ADC\_Channel, uint16\_t Offset)

**Function Description** 

Set the ADC channels conversion value offset4.

**Parameters** 

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **ADC\_Channel**: the ADC channel to configure. This parameter can be one of the following values:

78/584 DocID023800 Rev 1

ADC Channel 1: ADC Channel1 selected ADC\_Channel\_2: ADC Channel2 selected ADC\_Channel\_3: ADC Channel3 selected ADC Channel 4: ADC Channel4 selected ADC\_Channel\_5: ADC Channel5 selected ADC\_Channel\_6: ADC Channel6 selected ADC\_Channel\_7: ADC Channel7 selected ADC\_Channel\_8: ADC Channel8 selected ADC\_Channel\_9: ADC Channel9 selected ADC Channel 10: ADC Channel10 selected ADC\_Channel\_11: ADC Channel11 selected ADC\_Channel\_12: ADC Channel12 selected ADC\_Channel\_13: ADC Channel13 selected ADC\_Channel\_14: ADC Channel14 selected ADC\_Channel\_15: ADC Channel15 selected ADC Channel 16: ADC Channel16 selected ADC\_Channel\_17: ADC Channel17 selected ADC Channel 18: ADC Channel18 selected

• Offset: the offset value for the selected ADC Channel This parameter must be a 12bit value.

Return values

None.

**Notes** 

None.

#### 3.2.12.15 ADC ChannelOffset1Cmd

Function Name void ADC\_ChannelOffset1Cmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description

Enables or disables the Offset1.

**Parameters** 

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- NewState: new state of the ADCx offset1. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 3.2.12.16 ADC\_ChannelOffset2Cmd

Function Name void ADC\_ChannelOffset2Cmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description

Enables or disables the Offset2.

**Parameters** 

**ADCx**: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

NewState: new state of the ADCx offset2. This parameter

can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

## 3.2.12.17 ADC\_ChannelOffset3Cmd

Function Name void ADC\_ChannelOffset3Cmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

**Function Description** 

Enables or disables the Offset3.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

NewState: new state of the ADCx offset3. This parameter

can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 3.2.12.18 ADC\_ChannelOffset4Cmd

Function Name void ADC\_ChannelOffset4Cmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

**Function Description** 

Enables or disables the Offset4.

**Parameters** 

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

nerinheral

• NewState: new state of the ADCx offset4. This parameter

80/584 DocID023800 Rev 1

can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 3.2.13 **Regular Channels DMA Configuration functions**

#### 3.2.13.1 **ADC DMACmd**

| Function Name | void ADC_DMACmd ( AL | DC_TypeDef * ADCx, | , FunctionalState |
|---------------|----------------------|--------------------|-------------------|
|               |                      |                    |                   |

NewState)

**Function Description** 

**Parameters** 

Enables or disables the specified ADC DMA request.

ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

NewState: new state of the selected ADC DMA transfer.

This parameter can be: ENABLE or DISABLE.

Return values

**Notes** 

None.

None.

#### 3.2.13.2 ADC\_DMAConfig

**Function Name** void ADC\_DMAConfig ( ADC\_TypeDef \* ADCx, uint32\_t

ADC\_DMAMode)

None.

**Function Description** 

Enables or disables the specified ADC DMA request.

**Parameters** 

ADCx: where x can be 1, 2, 3 or 4 to select the ADC

NewState: new state of the selected ADC DMA transfer.

This parameter can be: ENABLE or DISABLE.

Return values

**Notes** 

None.

# 3.2.14 Injected channels Configuration functions

## 3.2.14.1 ADC\_StartInjectedConversion

Function Name void ADC\_StartInjectedConversion ( ADC\_TypeDef \* ADCx)

Function Description Enables or disables the selected ADC start of the injected

channels conversion.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

• **NewState**: new state of the selected ADC software start injected conversion. This parameter can be: ENABLE or

DISABLE.

Return values • None.

Notes • None.

## 3.2.14.2 ADC\_StopInjectedConversion

Function Name void ADC\_StopInjectedConversion ( ADC\_TypeDef \* ADCx)

Function Description Stops the selected ADC ongoing injected conversion.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

Return values 

None.

Notes 

None.

## 3.2.14.3 ADC\_GetStartInjectedConversionStatus

Function Name FlagStatus ADC\_GetStartInjectedConversionStatus (

ADC\_TypeDef \* ADCx)

Function Description Gets the selected ADC Software start injected conversion Status.

Parameters • ADCx : where x can be 1, 2, 3 or 4 to select the ADC

**ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

Return values • The new state of ADC start injected conversion (SET or

82/584 DocID023800 Rev 1

RESET).

Notes 

None.

## 3.2.14.4 ADC\_AutoInjectedConvCmd

Function Name void ADC\_AutoInjectedConvCmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description Enables or disables the selected ADC automatic injected group

conversion after regular one.

• ADCx: where x can be 1, 2, 3 or 4 to select the ADC

peripheral.

 NewState: new state of the selected ADC auto injected conversion This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

## 3.2.14.5 ADC\_InjectedDiscModeCmd

Function Name void ADC\_InjectedDiscModeCmd ( ADC\_TypeDef \* ADCx,

FunctionalState NewState)

Function Description Enables or disables the discontinuous mode for injected group

channel for the specified ADC.

• **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.

 NewState: new state of the selected ADC discontinuous mode on injected group channel. This parameter can be:

ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 3.2.14.6 ADC\_GetInjectedConversionValue

Function Name uint16\_t ADC\_GetInjectedConversionValue ( ADC\_TypeDef \* ADCx, uint8\_t ADC\_InjectedChannel)

Function Description

Returns the ADC injected channel conversion result.

**Parameters** 

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_InjectedChannel: the converted ADC injected channel. This parameter can be one of the following values:
  - ADC\_InjectedChannel\_1: Injected Channel1 selected
  - ADC\_InjectedChannel\_2: Injected Channel2 selected
  - ADC\_InjectedChannel\_3: Injected Channel3 selected
  - ADC\_InjectedChannel\_4: Injected Channel4 selected

Return values

• The Data conversion value.

Notes

None.

## 3.2.15 Interrupts and flags management functions

## 3.2.15.1 ADC\_ITConfig

Function Name void ADC\_ITConfig ( ADC\_TypeDef \* ADCx, uint32\_t ADC\_IT, FunctionalState NewState)

Function Description

Enables or disables the specified ADC interrupts.

Parameters

- ADCx: where x can be 1, 2 or 3 to select the ADC peripheral.
- ADC\_IT: specifies the ADC interrupt sources to be enabled or disabled. This parameter can be any combination of the following values:
  - ADC\_IT\_RDY: ADC Ready (ADRDY) interrupt source
  - ADC\_IT\_EOSMP: ADC End of Sampling interrupt source
  - ADC\_IT\_EOC: ADC End of Regular Conversion interrupt source
  - ADC\_IT\_EOS: ADC End of Regular sequence of Conversions interrupt source
  - ADC IT OVR: ADC overrun interrupt source
  - ADC\_IT\_JEOC: ADC End of Injected Conversion interrupt source
  - ADC\_IT\_JEOS: ADC End of Injected sequence of Conversions interrupt source
  - ADC\_IT\_AWD1: ADC Analog watchdog 1 interrupt source

- ADC\_IT\_AWD2: ADC Analog watchdog 2 interrupt source
- ADC\_IT\_AWD3: ADC Analog watchdog 3 interrupt source
- ADC\_IT\_JQOVF: ADC Injected Context Queue Overflow interrupt source
- NewState: new state of the specified ADC interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 3.2.15.2 ADC\_GetFlagStatus

Function Name FlagStatus ADC\_GetFlagStatus ( ADC\_TypeDef \* ADCx,

uint32\_t ADC\_FLAG)

Function Description
Parameters

Checks whether the specified ADC flag is set or not.

- ADCx: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_FLAG: specifies the flag to check. This parameter can be one of the following values:
  - ADC\_FLAG\_RDY: ADC Ready (ADRDY) flag
  - ADC\_FLAG\_EOSMP: ADC End of Sampling flag
  - ADC\_FLAG\_EOC: ADC End of Regular Conversion flag
  - ADC\_FLAG\_EOS: ADC End of Regular sequence of Conversions flag
  - ADC\_FLAG\_OVR: ADC overrun flag
  - ADC\_FLAG\_JEOC : ADC End of Injected Conversion flag
  - ADC\_FLAG\_JEOS: ADC End of Injected sequence of Conversions flag
  - ADC\_FLAG\_AWD1: ADC Analog watchdog 1 flag
  - ADC\_FLAG\_AWD2: ADC Analog watchdog 2 flag
  - ADC FLAG AWD3: ADC Analog watchdog 3 flag
  - ADC\_FLAG\_JQOVF: ADC Injected Context Queue Overflow flag

Return values

The new state of ADC FLAG (SET or RESET).

Notes

None.

#### 3.2.15.3 ADC ClearFlag

void ADC\_ClearFlag ( ADC\_TypeDef \* ADCx, uint32\_t **Function Name** ADC\_FLAG)

**Function Description** 

Clears the ADCx's pending flags.

**Parameters** 

- **ADCx:** where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_FLAG: specifies the flag to clear. This parameter can be any combination of the following values:
  - ADC\_FLAG\_RDY: ADC Ready (ADRDY) flag
  - ADC\_FLAG\_EOSMP: ADC End of Sampling flag
  - **ADC\_FLAG\_EOC**: ADC End of Regular Conversion
  - ADC\_FLAG\_EOS: ADC End of Regular sequence of Conversions flag
  - ADC FLAG OVR: ADC overrun flag
  - ADC\_FLAG\_JEOC : ADC End of Injected Conversion
  - ADC FLAG JEOS: ADC End of Injected sequence of Conversions flag
  - ADC\_FLAG\_AWD1: ADC Analog watchdog 1 flag
  - ADC\_FLAG\_AWD2: ADC Analog watchdog 2 flag
  - ADC\_FLAG\_AWD3: ADC Analog watchdog 3 flag
  - ADC\_FLAG\_JQOVF: ADC Injected Context Queue Overflow flag

Return values

None.

Notes

None.

#### 3.2.15.4 ADC GetCommonFlagStatus

**Function Name** FlagStatus ADC GetCommonFlagStatus ( ADC TypeDef \*

ADCx, uint32\_t ADC\_FLAG)

**Function Description** 

Checks whether the specified ADC flag is set or not.

**Parameters** 

- **ADCx:** where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- **ADC FLAG:** specifies the master or slave flag to check. This parameter can be one of the following values:
  - ADC\_FLAG\_MSTRDY: ADC master Ready (ADRDY)
  - ADC FLAG MSTEOSMP: ADC master End of Sampling flag

- ADC\_FLAG\_MSTEOC: ADC master End of Regular Conversion flag
- ADC\_FLAG\_MSTEOS: ADC master End of Regular sequence of Conversions flag
- ADC\_FLAG\_MSTOVR : ADC master overrun flag
- ADC\_FLAG\_MSTJEOC : ADC master End of Injected Conversion flag
- ADC\_FLAG\_MSTJEOS: ADC master End of Injected sequence of Conversions flag
- ADC\_FLAG\_MSTAWD1: ADC master Analog watchdog 1 flag
- ADC\_FLAG\_MSTAWD2: ADC master Analog watchdog 2 flag
- ADC\_FLAG\_MSTAWD3: ADC master Analog watchdog 3 flag
- ADC\_FLAG\_MSTJQOVF: ADC master Injected Context Queue Overflow flag
- ADC\_FLAG\_SLVRDY: ADC slave Ready (ADRDY) flag
- ADC\_FLAG\_SLVEOSMP: ADC slave End of Sampling flag
- ADC\_FLAG\_SLVEOC: ADC slave End of Regular Conversion flag
- ADC\_FLAG\_SLVEOS: ADC slave End of Regular sequence of Conversions flag
- ADC\_FLAG\_SLVOVR: ADC slave overrun flag
- ADC\_FLAG\_SLVJEOC: ADC slave End of Injected Conversion flag
- ADC\_FLAG\_SLVJEOS: ADC slave End of Injected sequence of Conversions flag
- ADC\_FLAG\_SLVAWD1: ADC slave Analog watchdog 1 flag
- ADC\_FLAG\_SLVAWD2: ADC slave Analog watchdog 2 flag
- ADC\_FLAG\_SLVAWD3: ADC slave Analog watchdog 3 flag
- ADC\_FLAG\_SLVJQOVF: ADC slave Injected Context Queue Overflow flag

Return values

The new state of ADC\_FLAG (SET or RESET).

Notes

None.

#### 3.2.15.5 ADC\_ClearCommonFlag

**Function Name** 

void ADC\_ClearCommonFlag ( ADC\_TypeDef \* ADCx, uint32\_t ADC\_FLAG) Function Description

Clears the ADCx's pending flags.

Parameters

- **ADCx**: where x can be 1, 2, 3 or 4 to select the ADC peripheral.
- ADC\_FLAG: specifies the master or slave flag to clear. This parameter can be one of the following values:
  - ADC\_FLAG\_MSTRDY: ADC master Ready (ADRDY) flag
  - ADC\_FLAG\_MSTEOSMP: ADC master End of Sampling flag
  - ADC\_FLAG\_MSTEOC: ADC master End of Regular Conversion flag
  - ADC\_FLAG\_MSTEOS: ADC master End of Regular sequence of Conversions flag
  - ADC\_FLAG\_MSTOVR: ADC master overrun flag
  - ADC\_FLAG\_MSTJEOC: ADC master End of Injected Conversion flag
  - ADC\_FLAG\_MSTJEOS: ADC master End of Injected sequence of Conversions flag
  - ADC\_FLAG\_MSTAWD1: ADC master Analog watchdog 1 flag
  - ADC\_FLAG\_MSTAWD2: ADC master Analog watchdog 2 flag
  - ADC\_FLAG\_MSTAWD3: ADC master Analog watchdog 3 flag
  - ADC\_FLAG\_MSTJQOVF: ADC master Injected Context Queue Overflow flag
  - ADC\_FLAG\_SLVRDY: ADC slave Ready (ADRDY) flag
  - ADC\_FLAG\_SLVEOSMP: ADC slave End of Sampling flag
  - ADC\_FLAG\_SLVEOC: ADC slave End of Regular Conversion flag
  - ADC\_FLAG\_SLVEOS: ADC slave End of Regular sequence of Conversions flag
  - ADC\_FLAG\_SLVOVR: ADC slave overrun flag
  - ADC\_FLAG\_SLVJEOC: ADC slave End of Injected Conversion flag
  - ADC\_FLAG\_SLVJEOS: ADC slave End of Injected sequence of Conversions flag
  - ADC\_FLAG\_SLVAWD1: ADC slave Analog watchdog 1 flag
  - ADC\_FLAG\_SLVAWD2: ADC slave Analog watchdog 2 flag
  - ADC\_FLAG\_SLVAWD3: ADC slave Analog watchdog 3 flag
  - ADC\_FLAG\_SLVJQOVF: ADC slave Injected Context Queue Overflow flag

Return values

None.

Notes

None.

# 3.2.15.6 ADC\_GetITStatus

**Function Name** 

ITStatus ADC\_GetITStatus ( ADC\_TypeDef \* ADCx, uint32\_t ADC\_IT)

Function Description
Parameters

Checks whether the specified ADC interrupt has occurred or not.

- **ADCx:** where x can be 1, 2 or 3 to select the ADC peripheral.
- ADC\_IT: specifies the ADC interrupt source to check. This parameter can be one of the following values:
  - ADC\_IT\_RDY: ADC Ready (ADRDY) interrupt source
  - ADC\_IT\_EOSMP: ADC End of Sampling interrupt source
  - ADC\_IT\_EOC: ADC End of Regular Conversion interrupt source
  - ADC\_IT\_EOS: ADC End of Regular sequence of Conversions interrupt source
  - ADC IT OVR: ADC overrun interrupt source
  - ADC\_IT\_JEOC: ADC End of Injected Conversion interrupt source
  - ADC\_IT\_JEOS: ADC End of Injected sequence of Conversions interrupt source
  - ADC\_IT\_AWD1: ADC Analog watchdog 1 interrupt source
  - ADC\_IT\_AWD2: ADC Analog watchdog 2 interrupt source
  - ADC\_IT\_AWD3: ADC Analog watchdog 3 interrupt source
  - ADC\_IT\_JQOVF: ADC Injected Context Queue Overflow interrupt source

Return values

The new state of ADC\_IT (SET or RESET).

**Notes** 

None.

#### 3.2.15.7 ADC ClearITPendingBit

**Function Name** 

void ADC\_ClearITPendingBit ( ADC\_TypeDef \* ADCx, uint32\_t ADC IT)

**Function Description** 

Clears the ADCx's interrupt pending bits.

Parameters

- **ADCx**: where x can be 1, 2 or 3 to select the ADC peripheral.
- ADC\_IT: specifies the ADC interrupt pending bit to clear.

57

DocID023800 Rev 1

89/584

This parameter can be any combination of the following values:

- ADC\_IT\_RDY: ADC Ready (ADRDY) interrupt source
- ADC\_IT\_EOSMP: ADC End of Sampling interrupt source
- ADC\_IT\_EOC: ADC End of Regular Conversion interrupt source
- ADC\_IT\_EOS: ADC End of Regular sequence of Conversions interrupt source
- ADC\_IT\_OVR: ADC overrun interrupt source
- ADC\_IT\_JEOC: ADC End of Injected Conversion interrupt source
- ADC\_IT\_JEOS: ADC End of Injected sequence of Conversions interrupt source
- ADC\_IT\_AWD1: ADC Analog watchdog 1 interrupt source
- ADC\_IT\_AWD2: ADC Analog watchdog 2 interrupt source
- ADC\_IT\_AWD3: ADC Analog watchdog 3 interrupt source
- ADC\_IT\_JQOVF: ADC Injected Context Queue Overflow interrupt source

Return values

None.

**Notes** 

None.

## 3.3 ADC Firmware driver defines

#### 3.3.1 ADC

**ADC** 

ADC\_analog\_watchdog\_selection

#define: ADC\_AnalogWatchdog\_SingleRegEnable ((uint32\_t)0x00C00000)

ADC Analog watchdog single regular mode

#define: ADC\_AnalogWatchdog\_SingleInjecEnable ((uint32\_t)0x01400000)

ADC Analog watchdog single injected mode

 #define: ADC\_AnalogWatchdog\_SingleRegOrInjecEnable ((uint32\_t)0x01C00000)

ADC Analog watchdog single regular or injected mode

#define: ADC\_AnalogWatchdog\_AllRegEnable ((uint32\_t)0x00800000)

ADC Analog watchdog all regular mode

- #define: ADC\_AnalogWatchdog\_AllInjecEnable ((uint32\_t)0x01000000)
   ADC Analog watchdog all injected mode
- #define: ADC\_AnalogWatchdog\_AllRegAllInjecEnable ((uint32\_t)0x01800000)
   ADC Analog watchdog all regular and all injected mode
- #define: ADC\_AnalogWatchdog\_None ((uint32\_t)0x00000000)
   ADC Analog watchdog off

#### ADC\_AutoInjecMode

- #define: ADC\_AutoInjec\_Enable ((uint32\_t)0x02000000)
   ADC Auto injected Mode enable
- #define: ADC\_AutoInjec\_Disable ((uint32\_t)0x00000000)
   ADC Auto injected Mode disable

#### ADC\_Calibration\_Mode\_definition

- #define: ADC\_CalibrationMode\_Single ((uint32\_t)0x00000000)
   ADC Calibration for single ended channel
- #define: ADC\_CalibrationMode\_Differential ((uint32\_t)0x4000000)

  ADC Calibration for differential channel

## ADC\_channels

- #define: ADC\_Channel\_1 ((uint8\_t)0x01)
   ADC Channel 1
- #define: ADC\_Channel\_2 ((uint8\_t)0x02)
   ADC Channel 2
- #define: ADC\_Channel\_3 ((uint8\_t)0x03)
   ADC Channel 3
- #define: ADC\_Channel\_4 ((uint8\_t)0x04)
   ADC Channel 4

- #define: ADC\_Channel\_5 ((uint8\_t)0x05)
   ADC Channel 5
- #define: ADC\_Channel\_6 ((uint8\_t)0x06)
   ADC Channel 6
- #define: ADC\_Channel\_7 ((uint8\_t)0x07)
   ADC Channel 7
- #define: ADC\_Channel\_8 ((uint8\_t)0x08)
   ADC Channel 8
- #define: ADC\_Channel\_9 ((uint8\_t)0x09)
   ADC Channel 9
- #define: ADC\_Channel\_10 ((uint8\_t)0x0A)
   ADC Channel 10
- #define: ADC\_Channel\_11 ((uint8\_t)0x0B)
   ADC Channel 11
- #define: ADC\_Channel\_12 ((uint8\_t)0x0C)
   ADC Channel 12
- #define: ADC\_Channel\_13 ((uint8\_t)0x0D)
   ADC Channel 13
- #define: ADC\_Channel\_14 ((uint8\_t)0x0E)
   ADC Channel 14
- #define: ADC\_Channel\_15 ((uint8\_t)0x0F)
   ADC Channel 15
- #define: ADC\_Channel\_16 ((uint8\_t)0x10)
   ADC Channel 16

93/584

#define: ADC\_Channel\_17 ((uint8\_t)0x11)

ADC Channel 17

#define: ADC\_Channel\_18 ((uint8\_t)0x12)

ADC Channel 18

- #define: ADC\_Channel\_TempSensor ((uint8\_t)ADC\_Channel\_16)
- #define: ADC\_Channel\_Vrefint ((uint8\_t)ADC\_Channel\_18)
- #define: ADC\_Channel\_Vbat ((uint8\_t)ADC\_Channel\_17)

#### ADC Clock

- #define: ADC\_Clock\_AsynClkMode ((uint32\_t)0x00000000)
   ADC Asynchronous clock mode
- #define: ADC\_Clock\_SynClkModeDiv1 ((uint32\_t)0x00010000)
   Synchronous clock mode divided by 1
- #define: ADC\_Clock\_SynClkModeDiv2 ((uint32\_t)0x00020000)
   Synchronous clock mode divided by 2
- #define: ADC\_Clock\_SynClkModeDiv4 ((uint32\_t)0x00030000)
   Synchronous clock mode divided by 4

## ADC\_Common\_flags\_definition

- #define: ADC\_FLAG\_MSTRDY ((uint32\_t)0x00000001)
   ADC Master Ready (ADRDY) flag
- #define: ADC\_FLAG\_MSTEOSMP ((uint32\_t)0x00000002)
   ADC Master End of Sampling flag

- #define: ADC\_FLAG\_MSTEOC ((uint32\_t)0x00000004)
   ADC Master End of Regular Conversion flag
- #define: ADC\_FLAG\_MSTEOS ((uint32\_t)0x00000008)
   ADC Master End of Regular sequence of Conversions flag
- #define: ADC\_FLAG\_MSTOVR ((uint32\_t)0x00000010)
   ADC Master overrun flag
- #define: ADC\_FLAG\_MSTJEOC ((uint32\_t)0x00000020)
   ADC Master End of Injected Conversion flag
- #define: ADC\_FLAG\_MSTJEOS ((uint32\_t)0x00000040)
   ADC Master End of Injected sequence of Conversions flag
- #define: ADC\_FLAG\_MSTAWD1 ((uint32\_t)0x00000080)
   ADC Master Analog watchdog 1 flag
- #define: ADC\_FLAG\_MSTAWD2 ((uint32\_t)0x00000100)
   ADC Master Analog watchdog 2 flag
- #define: ADC\_FLAG\_MSTAWD3 ((uint32\_t)0x00000200)
   ADC Master Analog watchdog 3 flag
- #define: ADC\_FLAG\_MSTJQOVF ((uint32\_t)0x00000400)
   ADC Master Injected Context Queue Overflow flag
- #define: ADC\_FLAG\_SLVRDY ((uint32\_t)0x00010000)
   ADC Slave Ready (ADRDY) flag
- #define: ADC\_FLAG\_SLVEOSMP ((uint32\_t)0x00020000)
   ADC Slave End of Sampling flag
- #define: ADC\_FLAG\_SLVEOC ((uint32\_t)0x00040000)
   ADC Slave End of Regular Conversion flag

#define: ADC\_FLAG\_SLVEOS ((uint32\_t)0x00080000)

ADC Slave End of Regular sequence of Conversions flag

#define: ADC\_FLAG\_SLVOVR ((uint32\_t)0x00100000)

ADC Slave overrun flag

#define: ADC\_FLAG\_SLVJEOC ((uint32\_t)0x00200000)

ADC Slave End of Injected Conversion flag

#define: ADC\_FLAG\_SLVJEOS ((uint32\_t)0x00400000)

ADC Slave End of Injected sequence of Conversions flag

• #define: ADC\_FLAG\_SLVAWD1 ((uint32\_t)0x00800000)

ADC Slave Analog watchdog 1 flag

• #define: ADC\_FLAG\_SLVAWD2 ((uint32\_t)0x01000000)

ADC Slave Analog watchdog 2 flag

• #define: ADC\_FLAG\_SLVAWD3 ((uint32\_t)0x02000000)

ADC Slave Analog watchdog 3 flag

• #define: ADC\_FLAG\_SLVJQOVF ((uint32\_t)0x04000000)

ADC Slave Injected Context Queue Overflow flag

#### ADC\_ContinuousConvMode

#define: ADC\_ContinuousConvMode\_Enable ((uint32\_t)0x00002000)

ADC continuous conversion mode enable

• #define: ADC\_ContinuousConvMode\_Disable ((uint32\_t)0x00000000)

ADC continuous conversion mode disable

## ADC\_data\_align

#define: ADC\_DataAlign\_Right ((uint32\_t)0x00000000)

ADC Data alignment right

#define: ADC\_DataAlign\_Left ((uint32\_t)0x00000020)

ADC Data alignment left

#### ADC\_Direct\_memory\_access\_mode\_for\_multi\_mode

- #define: ADC\_DMAAccessMode\_Disabled ((uint32\_t)0x00000000)
   DMA mode disabled
- #define: ADC\_DMAAccessMode\_1 ((uint32\_t)0x00008000)
   DMA mode enabled for 12 and 10-bit resolution (6 bit)
- #define: ADC\_DMAAccessMode\_2 ((uint32\_t)0x0000C000)
   DMA mode enabled for 8 and 6-bit resolution (8bit)

#### ADC\_DMA\_Mode\_definition

- #define: ADC\_DMAMode\_OneShot ((uint32\_t)0x00000000)
   ADC DMA Oneshot mode
- #define: ADC\_DMAMode\_Circular ((uint32\_t)0x00000002)
   ADC DMA circular mode

#### ADC\_external\_trigger\_edge\_for\_Injected\_channels\_conversion

- #define: ADC\_ExternalTrigInjecEventEdge\_None ((uint16\_t)0x0000)
   ADC No external trigger for regular conversion
- #define: ADC\_ExternalTrigInjecEventEdge\_RisingEdge ((uint16\_t)0x0040)
   ADC external trigger rising edge for injected conversion
- #define: ADC\_ExternalTrigInjecEventEdge\_FallingEdge ((uint16\_t)0x0080)
   ADC external trigger falling edge for injected conversion
- #define: ADC\_ExternalTrigInjecEventEdge\_BothEdge ((uint16\_t)0x00C0)
   ADC external trigger both edges for injected conversion

## ADC\_external\_trigger\_edge\_for\_regular\_channels\_conversion

#define: ADC\_ExternalTrigEventEdge\_None ((uint16\_t)0x0000)
 ADC No external trigger for regular conversion

- #define: ADC\_ExternalTrigEventEdge\_RisingEdge ((uint16\_t)0x0400)
   ADC external trigger rising edge for regular conversion
- #define: ADC\_ExternalTrigEventEdge\_FallingEdge ((uint16\_t)0x0800)
   ADC ADC external trigger falling edge for regular conversion
- #define: ADC\_ExternalTrigEventEdge\_BothEdge ((uint16\_t)0x0C00)
   ADC ADC external trigger both edges for regular conversion

## ADC\_external\_trigger\_sources\_for\_Injected\_channels\_conversion

- #define: ADC\_ExternalTrigInjecConvEvent\_0 ((uint16\_t)0x0000)

  ADC external trigger for injected conversion event 0
- #define: ADC\_ExternalTrigInjecConvEvent\_1 ((uint16\_t)0x0004)
   ADC external trigger for injected conversion event 1
- #define: ADC\_ExternalTrigInjecConvEvent\_2 ((uint16\_t)0x0008)
   ADC external trigger for injected conversion event 2
- #define: ADC\_ExternalTrigInjecConvEvent\_3 ((uint16\_t)0x000C)
   ADC external trigger for injected conversion event 3
- #define: ADC\_ExternalTrigInjecConvEvent\_4 ((uint16\_t)0x0010)

  ADC external trigger for injected conversion event 4
- #define: ADC\_ExternalTrigInjecConvEvent\_5 ((uint16\_t)0x0014)
   ADC external trigger for injected conversion event 5
- #define: ADC\_ExternalTrigInjecConvEvent\_6 ((uint16\_t)0x0018)
   ADC external trigger for injected conversion event 6
- #define: ADC\_ExternalTrigInjecConvEvent\_7 ((uint16\_t)0x001C)
   ADC external trigger for injected conversion event 7
- #define: ADC\_ExternalTrigInjecConvEvent\_8 ((uint16\_t)0x0020)

  ADC external trigger for injected conversion event 8

- #define: ADC\_ExternalTrigInjecConvEvent\_9 ((uint16\_t)0x0024)
   ADC external trigger for injected conversion event 9
- #define: ADC\_ExternalTrigInjecConvEvent\_10 ((uint16\_t)0x0028)
   ADC external trigger for injected conversion event 10
- #define: ADC\_ExternalTrigInjecConvEvent\_11 ((uint16\_t)0x002C)
   ADC external trigger for injected conversion event 11
- #define: ADC\_ExternalTrigInjecConvEvent\_12 ((uint16\_t)0x0030)

  ADC external trigger for injected conversion event 12
- #define: ADC\_ExternalTrigInjecConvEvent\_13 ((uint16\_t)0x0034)
   ADC external trigger for injected conversion event 13
- #define: ADC\_ExternalTrigInjecConvEvent\_14 ((uint16\_t)0x0038)
   ADC external trigger for injected conversion event 14
- #define: ADC\_ExternalTrigInjecConvEvent\_15 ((uint16\_t)0x003C)
   ADC external trigger for injected conversion event 15

ADC\_external\_trigger\_sources\_for\_regular\_channels\_conversion
 #define: ADC\_ExternalTrigConvEvent\_0 ((uint16\_t)0x0000)
 ADC external trigger event 0

- #define: ADC\_ExternalTrigConvEvent\_1 ((uint16\_t)0x0040)
   ADC external trigger event 1
- #define: ADC\_ExternalTrigConvEvent\_2 ((uint16\_t)0x0080)
   ADC external trigger event 2
- #define: ADC\_ExternalTrigConvEvent\_3 ((uint16\_t)0x00C0)

  ADC external trigger event 3
- #define: ADC\_ExternalTrigConvEvent\_4 ((uint16\_t)0x0100)

ADC external trigger event 4

- #define: ADC\_ExternalTrigConvEvent\_5 ((uint16\_t)0x0140)
   ADC external trigger event 5
- #define: ADC\_ExternalTrigConvEvent\_6 ((uint16\_t)0x0180)
   ADC external trigger event 6
- #define: ADC\_ExternalTrigConvEvent\_7 ((uint16\_t)0x01C0)
   ADC external trigger event 7
- #define: ADC\_ExternalTrigConvEvent\_8 ((uint16\_t)0x0200)
   ADC external trigger event 8
- #define: ADC\_ExternalTrigConvEvent\_9 ((uint16\_t)0x0240)
   ADC external trigger event 9
- #define: ADC\_ExternalTrigConvEvent\_10 ((uint16\_t)0x0280)
   ADC external trigger event 10
- #define: ADC\_ExternalTrigConvEvent\_11 ((uint16\_t)0x02C0)
   ADC external trigger event 11
- #define: ADC\_ExternalTrigConvEvent\_12 ((uint16\_t)0x0300)
   ADC external trigger event 12
- #define: ADC\_ExternalTrigConvEvent\_13 ((uint16\_t)0x0340)
   ADC external trigger event 13
- #define: ADC\_ExternalTrigConvEvent\_14 ((uint16\_t)0x0380)
   ADC external trigger event 14
- #define: ADC\_ExternalTrigConvEvent\_15 ((uint16\_t)0x03C0)
   ADC external trigger event 15

ADC\_flags\_definition

- #define: ADC\_FLAG\_RDY ((uint16\_t)0x0001)
   ADC Ready (ADRDY) flag
- #define: ADC\_FLAG\_EOSMP ((uint16\_t)0x0002)
   ADC End of Sampling flag
- #define: ADC\_FLAG\_EOC ((uint16\_t)0x0004)
   ADC End of Regular Conversion flag
- #define: ADC\_FLAG\_EOS ((uint16\_t)0x0008)
   ADC End of Regular sequence of Conversions flag
- #define: ADC\_FLAG\_OVR ((uint16\_t)0x0010)
   ADC overrun flag
- #define: ADC\_FLAG\_JEOC ((uint16\_t)0x0020)
   ADC End of Injected Conversion flag
- #define: ADC\_FLAG\_JEOS ((uint16\_t)0x0040)
   ADC End of Injected sequence of Conversions flag
- #define: ADC\_FLAG\_AWD1 ((uint16\_t)0x0080)
   ADC Analog watchdog 1 flag
- #define: ADC\_FLAG\_AWD2 ((uint16\_t)0x0100)
   ADC Analog watchdog 2 flag
- #define: ADC\_FLAG\_AWD3 ((uint16\_t)0x0200)
   ADC Analog watchdog 3 flag
- #define: ADC\_FLAG\_JQOVF ((uint16\_t)0x0400)
   ADC Injected Context Queue Overflow flag

#### ADC\_injected\_channel\_selection

#define: ADC\_InjectedChannel\_1 ADC\_Channel\_1
 ADC Injected channel 1

- #define: ADC\_InjectedChannel\_2 ADC\_Channel\_2
   ADC Injected channel 2
- #define: ADC\_InjectedChannel\_3 ADC\_Channel\_3
   ADC Injected channel 3
- #define: ADC\_InjectedChannel\_4 ADC\_Channel\_4
   ADC Injected channel 4

#### ADC\_interrupts\_definition

- #define: ADC\_IT\_RDY ((uint16\_t)0x0001)
   ADC Ready (ADRDY) interrupt source
- #define: ADC\_IT\_EOSMP ((uint16\_t)0x0002)
   ADC End of Sampling interrupt source
- #define: ADC\_IT\_EOC ((uint16\_t)0x0004)
   ADC End of Regular Conversion interrupt source
- #define: ADC\_IT\_EOS ((uint16\_t)0x0008)
   ADC End of Regular sequence of Conversions interrupt source
- #define: ADC\_IT\_OVR ((uint16\_t)0x0010)
   ADC overrun interrupt source
- #define: ADC\_IT\_JEOC ((uint16\_t)0x0020)
   ADC End of Injected Conversion interrupt source
- #define: ADC\_IT\_JEOS ((uint16\_t)0x0040)
   ADC End of Injected sequence of Conversions interrupt source
- #define: ADC\_IT\_AWD1 ((uint16\_t)0x0080)
   ADC Analog watchdog 1 interrupt source
- #define: ADC\_IT\_AWD2 ((uint16\_t)0x0100)

ADC Analog watchdog 2 interrupt source

#define: ADC\_IT\_AWD3 ((uint16\_t)0x0200)

ADC Analog watchdog 3 interrupt source

#define: ADC\_IT\_JQOVF ((uint16\_t)0x0400)

ADC Injected Context Queue Overflow interrupt source

#### ADC\_mode

#define: ADC\_Mode\_Independent ((uint32\_t)0x00000000)

ADC independent mode

#define: ADC\_Mode\_CombRegSimulInjSimul ((uint32\_t)0x00000001)

ADC multi ADC mode: Combined Regular simultaneous injected simultaneous mode

#define: ADC\_Mode\_CombRegSimulAltTrig ((uint32\_t)0x00000002)

ADC multi ADC mode: Combined Regular simultaneous Alternate trigger mode

#define: ADC\_Mode\_InjSimul ((uint32\_t)0x00000005)

ADC multi ADC mode: Injected simultaneous mode

#define: ADC\_Mode\_RegSimul ((uint32\_t)0x00000006)

ADC multi ADC mode: Regular simultaneous mode

• #define: ADC\_Mode\_Interleave ((uint32\_t)0x00000007)

ADC multi ADC mode: Interleave mode

#define: ADC\_Mode\_AltTrig ((uint32\_t)0x00000009)

ADC multi ADC mode: Alternate Trigger mode

#### ADC\_OverunMode

#define: ADC\_OverrunMode\_Enable ((uint32\_t)0x00001000)

ADC Overrun Mode enable

#define: ADC\_OverrunMode\_Disable ((uint32\_t)0x00000000)

ADC Overrun Mode disable

#### ADC\_resolution

- #define: ADC\_Resolution\_12b ((uint32\_t)0x00000000)
   ADC 12-bit resolution
- #define: ADC\_Resolution\_10b ((uint32\_t)0x00000008)
   ADC 10-bit resolution
- #define: ADC\_Resolution\_8b ((uint32\_t)0x00000010)
   ADC 8-bit resolution
- #define: ADC\_Resolution\_6b ((uint32\_t)0x00000018)
   ADC 6-bit resolution

#### ADC\_sampling\_time

- #define: ADC\_SampleTime\_1Cycles5 ((uint8\_t)0x00)
   ADC sampling time 1.5 cycle
- #define: ADC\_SampleTime\_2Cycles5 ((uint8\_t)0x01)
   ADC sampling time 2.5 cycles
- #define: ADC\_SampleTime\_4Cycles5 ((uint8\_t)0x02)
   ADC sampling time 4.5 cycles
- #define: ADC\_SampleTime\_7Cycles5 ((uint8\_t)0x03)
   ADC sampling time 7.5 cycles
- #define: ADC\_SampleTime\_19Cycles5 ((uint8\_t)0x04)
   ADC sampling time 19.5 cycles
- #define: ADC\_SampleTime\_61Cycles5 ((uint8\_t)0x05)

  ADC sampling time 61.5 cycles
- #define: ADC\_SampleTime\_181Cycles5 ((uint8\_t)0x06)
   ADC sampling time 181.5 cycles

• #define: ADC\_SampleTime\_601Cycles5 ((uint8\_t)0x07)

ADC sampling time 601.5 cycles

# 4 Controller area network (bxCAN)

# 4.1 CAN Firmware driver registers structures

## 4.1.1 CAN\_TypeDef

CAN\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t MCR
- \_\_IO uint32\_t MSR
- IO uint32 t TSR
- \_\_IO uint32\_t RF0R
- \_\_IO uint32\_t RF1R
- IO uint32 t IER
- \_\_IO uint32\_t ESR
- IO uint32 t BTR
- uint32 t RESERVED0
- CAN\_TxMailBox\_TypeDef sTxMailBox
- CAN\_FIFOMailBox\_TypeDef sFIFOMailBox
- uint32 t RESERVED1
- \_\_IO uint32\_t FMR
- \_\_IO uint32\_t FM1R
- uint32 t RESERVED2
- IO uint32 t FS1R
- uint32\_t RESERVED3
- \_\_IO uint32\_t FFA1R
- uint32\_t RESERVED4
- \_\_IO uint32\_t FA1R
- uint32\_t RESERVED5
- CAN\_FilterRegister\_TypeDef sFilterRegister

#### **Field Documentation**

- \_\_IO uint32\_t CAN\_TypeDef::MCR
   \_\_CAN master control register. Ac
  - CAN master control register, Address offset: 0x00
- \_\_IO uint32\_t CAN\_TypeDef::MSR
  - CAN master status register, Address offset: 0x04
- \_\_IO uint32\_t CAN\_TypeDef::TSR
  - CAN transmit status register, Address offset: 0x08
- \_\_IO uint32\_t CAN\_TypeDef::RF0R
  - CAN receive FIFO 0 register, Address offset: 0x0C
- \_\_IO uint32\_t CAN\_TypeDef::RF1R
  - CAN receive FIFO 1 register, Address offset: 0x10
- \_\_IO uint32\_t CAN\_TypeDef::IER
  - CAN interrupt enable register, Address offset: 0x14
- \_\_IO uint32\_t CAN\_TypeDef::ESR
  - CAN error status register, Address offset: 0x18

- IO uint32 t CAN TypeDef::BTR
  - CAN bit timing register, Address offset: 0x1C
- uint32\_t CAN\_TypeDef::RESERVED0[88]
  - Reserved, 0x020 0x17F
- CAN\_TxMailBox\_TypeDef CAN\_TypeDef::sTxMailBox[3]
  - CAN Tx MailBox, Address offset: 0x180 0x1AC
- CAN FIFOMailBox TypeDef CAN TypeDef::sFIFOMailBox[2]
  - CAN FIFO MailBox, Address offset: 0x1B0 0x1CC
- uint32\_t CAN\_TypeDef::RESERVED1[12]
  - Reserved, 0x1D0 0x1FF
- IO uint32 t CAN TypeDef::FMR
  - CAN filter master register, Address offset: 0x200
- \_\_IO uint32\_t CAN\_TypeDef::FM1R
  - CAN filter mode register, Address offset: 0x204
- uint32\_t CAN\_TypeDef::RESERVED2
  - Reserved, 0x208
- \_\_IO uint32\_t CAN\_TypeDef::FS1R
  - CAN filter scale register, Address offset: 0x20C
- uint32 t CAN TypeDef::RESERVED3
  - Reserved, 0x210
- \_\_IO uint32\_t CAN\_TypeDef::FFA1R
  - CAN filter FIFO assignment register, Address offset: 0x214
- uint32\_t CAN\_TypeDef::RESERVED4
  - Reserved, 0x218
- \_\_IO uint32\_t CAN\_TypeDef::FA1R
  - CAN filter activation register, Address offset: 0x21C
- uint32 t CAN TypeDef::RESERVED5[8]
  - Reserved, 0x220-0x23F
- CAN\_FilterRegister\_TypeDef CAN\_TypeDef::sFilterRegister[28]
  - CAN Filter Register, Address offset: 0x240-0x31C

## 4.1.2 CAN FIFOMailBox TypeDef

CAN\_FIFOMailBox\_TypeDef is defined in the stm32f30x.h

#### **Data Fields**

- \_\_IO uint32\_t RIR
- IO uint32 t RDTR
- \_\_IO uint32\_t RDLR
- \_\_IO uint32\_t RDHR

#### Field Documentation

- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RIR
  - CAN receive FIFO mailbox identifier register
- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RDTR
- CAN receive FIFO mailbox data length control and time stamp register
- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RDLR

- CAN receive FIFO mailbox data low register
- IO uint32 t CAN FIFOMailBox TypeDef::RDHR
  - CAN receive FIFO mailbox data high register

## 4.1.3 CAN\_TxMailBox\_TypeDef

CAN\_TxMailBox\_TypeDef is defined in the stm32f30x.h
Data Fields

- \_\_IO uint32\_t TIR
- IO uint32 t TDTR
- IO uint32 t TDLR
- \_\_IO uint32\_t TDHR

#### **Field Documentation**

- \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TIR
  - CAN TX mailbox identifier register
- \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TDTR
  - CAN mailbox data length control and time stamp register
- \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TDLR
  - CAN mailbox data low register
- IO uint32 t CAN TxMailBox TypeDef::TDHR
  - CAN mailbox data high register

# 4.1.4 CAN\_FilterRegister\_TypeDef

**CAN\_FilterRegister\_TypeDef** is defined in the stm32f30x.h **Data Fields** 

- IO uint32 t FR1
- \_\_IO uint32\_t FR2

## **Field Documentation**

- \_\_IO uint32\_t CAN\_FilterRegister\_TypeDef::FR1
  - CAN Filter bank register 1
- \_\_IO uint32\_t CAN\_FilterRegister\_TypeDef::FR2
  - CAN Filter bank register 1

## 4.1.5 CAN\_InitTypeDef

CAN\_InitTypeDef is defined in the stm32f30x\_can.h

#### **Data Fields**

- uint16\_t CAN\_Prescaler
- uint8\_t CAN\_Mode
- uint8 t CAN SJW
- uint8\_t CAN\_BS1
- uint8 t CAN BS2
- FunctionalState CAN TTCM
- FunctionalState CAN ABOM
- FunctionalState CAN AWUM
- FunctionalState CAN NART
- FunctionalState CAN RFLM
- FunctionalState CAN TXFP

#### **Field Documentation**

- uint16 t CAN InitTypeDef::CAN Prescaler
  - Specifies the length of a time quantum. It ranges from 1 to 1024.
- uint8\_t CAN\_InitTypeDef::CAN\_Mode
  - Specifies the CAN operating mode. This parameter can be a value of CAN operating mode
- uint8\_t CAN\_InitTypeDef::CAN\_SJW
  - Specifies the maximum number of time quanta the CAN hardware is allowed to lengthen or shorten a bit to perform resynchronization. This parameter can be a value of CAN synchronisation jump width
- uint8\_t CAN\_InitTypeDef::CAN\_BS1
  - Specifies the number of time quanta in Bit Segment 1. This parameter can be a value of CAN\_time\_quantum\_in\_bit\_segment\_1
- uint8 t CAN InitTypeDef::CAN BS2
  - Specifies the number of time quanta in Bit Segment 2. This parameter can be a value of CAN\_time\_quantum\_in\_bit\_segment\_2
- FunctionalState CAN InitTypeDef::CAN TTCM
  - Enable or disable the time triggered communication mode. This parameter can be set either to ENABLE or DISABLE.
- FunctionalState CAN InitTypeDef::CAN ABOM
  - Enable or disable the automatic bus-off management. This parameter can be set either to ENABLE or DISABLE.
- FunctionalState CAN\_InitTypeDef::CAN\_AWUM
  - Enable or disable the automatic wake-up mode. This parameter can be set either to ENABLE or DISABLE.
- FunctionalState CAN\_InitTypeDef::CAN\_NART
  - Enable or disable the non-automatic retransmission mode. This parameter can be set either to ENABLE or DISABLE.
- FunctionalState CAN\_InitTypeDef::CAN\_RFLM
  - Enable or disable the Receive FIFO Locked mode. This parameter can be set either to ENABLE or DISABLE.
- FunctionalState CAN\_InitTypeDef::CAN\_TXFP
  - Enable or disable the transmit FIFO priority. This parameter can be set either to ENABLE or DISABLE.

## 4.1.6 CAN\_FilterInitTypeDef

CAN\_FilterInitTypeDef is defined in the stm32f30x\_can.h

#### **Data Fields**

- uint16\_t CAN\_FilterIdHigh
- uint16 t CAN FilterIdLow
- uint16\_t CAN\_FilterMaskldHigh
- uint16\_t CAN\_FilterMaskldLow
- uint16 t CAN FilterFIFOAssignment
- uint8 t CAN FilterNumber
- uint8 t CAN FilterMode
- uint8 t CAN FilterScale
- FunctionalState CAN FilterActivation

#### **Field Documentation**

#### uint16 t CAN FilterInitTypeDef::CAN FilterIdHigh

 Specifies the filter identification number (MSBs for a 32-bit configuration, first one for a 16-bit configuration). This parameter can be a value between 0x0000 and 0xFFFF

#### uint16\_t CAN\_FilterInitTypeDef::CAN\_FilterIdLow

 Specifies the filter identification number (LSBs for a 32-bit configuration, second one for a 16-bit configuration). This parameter can be a value between 0x0000 and 0xFFFF

#### uint16\_t CAN\_FilterInitTypeDef::CAN\_FilterMaskIdHigh

 Specifies the filter mask number or identification number, according to the mode (MSBs for a 32-bit configuration, first one for a 16-bit configuration). This parameter can be a value between 0x0000 and 0xFFFF

## • uint16\_t CAN\_FilterInitTypeDef::CAN\_FilterMaskIdLow

 Specifies the filter mask number or identification number, according to the mode (LSBs for a 32-bit configuration, second one for a 16-bit configuration). This parameter can be a value between 0x0000 and 0xFFFF

#### • uint16 t CAN FilterInitTypeDef::CAN FilterFIFOAssignment

 Specifies the FIFO (0 or 1) which will be assigned to the filter. This parameter can be a value of CAN\_filter\_FIFO

#### • uint8 t CAN FilterInitTypeDef::CAN FilterNumber

Specifies the filter which will be initialized. It ranges from 0 to 13.

## • uint8\_t CAN\_FilterInitTypeDef::CAN\_FilterMode

 Specifies the filter mode to be initialized. This parameter can be a value of CAN filter mode

## uint8\_t CAN\_FilterInitTypeDef::CAN\_FilterScale

Specifies the filter scale. This parameter can be a value of CAN filter scale

#### • FunctionalState CAN\_FilterInitTypeDef::CAN\_FilterActivation

 Enable or disable the filter. This parameter can be set either to ENABLE or DISABLE.

## 4.1.7 CanRxMsg

CanRxMsg is defined in the stm32f30x\_can.h

#### **Data Fields**

- uint32\_t Stdld
- uint32 t Extld
- uint8\_t IDE
- uint8 t RTR
- uint8 t DLC
- uint8\_t Data
- uint8\_t FMI

#### **Field Documentation**

- uint32 t CanRxMsg::Stdld
  - Specifies the standard identifier. This parameter can be a value between 0 to 0x7FF.
- uint32 t CanRxMsg::ExtId
  - Specifies the extended identifier. This parameter can be a value between 0 to 0x1FFFFFF.
- uint8\_t CanRxMsg::IDE
  - Specifies the type of identifier for the message that will be received. This
    parameter can be a value of CAN\_identifier\_type
- uint8\_t CanRxMsg::RTR
  - Specifies the type of frame for the received message. This parameter can be a value of CAN\_remote\_transmission\_request
- uint8\_t CanRxMsg::DLC
  - Specifies the length of the frame that will be received. This parameter can be a value between 0 to 8
- uint8\_t CanRxMsg::Data[8]
  - Contains the data to be received. It ranges from 0 to 0xFF.
- uint8\_t CanRxMsg::FMI
  - Specifies the index of the filter the message stored in the mailbox passes through. This parameter can be a value between 0 to 0xFF

## 4.1.8 CanTxMsg

CanTxMsq is defined in the stm32f30x can.h

#### **Data Fields**

- uint32\_t Stdld
- uint32\_t Extld
- uint8 t IDE
- uint8 t RTR
- uint8 t DLC
- uint8\_t Data

#### Field Documentation

- uint32\_t CanTxMsg::Stdld
  - Specifies the standard identifier. This parameter can be a value between 0 to 0x7FF.
- uint32 t CanTxMsg::Extld
  - Specifies the extended identifier. This parameter can be a value between 0 to 0x1FFFFFF.
- uint8 t CanTxMsq::IDE
  - Specifies the type of identifier for the message that will be transmitted. This
    parameter can be a value of CAN\_identifier\_type
- uint8 t CanTxMsg::RTR
  - Specifies the type of frame for the message that will be transmitted. This
    parameter can be a value of CAN\_remote\_transmission\_request
- uint8 t CanTxMsg::DLC
  - Specifies the length of the frame that will be transmitted. This parameter can be a value between 0 to 8
- uint8\_t CanTxMsg::Data[8]
  - Contains the data to be transmitted. It ranges from 0 to 0xFF.

# 4.2 CAN Firmware driver API description

The following section lists the various functions of the CAN library.

#### 4.2.1 How to use this driver

- Enable the CAN controller interface clock using RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_CAN1, ENABLE);
- 2. CAN pins configuration:
  - Enable the clock for the CAN GPIOs using the following function: RCC\_AHB1PeriphClockCmd(RCC\_AHB1Periph\_GPIOx, ENABLE);
  - Connect the involved CAN pins to AF9 using the following function GPIO\_PinAFConfig(GPIOx, GPIO\_PinSourcex, GPIO\_AF\_CANx);
  - Configure these CAN pins in alternate function mode by calling the function GPIO\_Init();
- 3. Initialise and configure the CAN using CAN\_Init() and CAN\_FilterInit() functions.
- 4. Transmit the desired CAN frame using CAN\_Transmit() function.
- 5. Check the transmission of a CAN frame using CAN\_TransmitStatus() function.
- 6. Cancel the transmission of a CAN frame using CAN\_CancelTransmit() function.
- 7. Receive a CAN frame using CAN Recieve() function.
- 8. Release the receive FIFOs using CAN FIFORelease() function.
- 9. Return the number of pending received frames using CAN\_MessagePending() function.
- 10. To control CAN events you can use one of the following two methods:
  - Check on CAN flags using the CAN\_GetFlagStatus() function.
  - Use CAN interrupts through the function CAN\_ITConfig() at initialization phase and CAN\_GetITStatus() function into interrupt routines to check if the event has occurred or not. After checking on a flag you should clear it using

CAN\_ClearFlag() function. And after checking on an interrupt event you should clear it using CAN\_ClearITPendingBit() function.

# 4.2.2 Initialization and Configuration functions

This section provides functions allowing to:

- Initialize the CAN peripherals: Prescaler, operating mode, the maximum number of time quanta to perform resynchronization, the number of time quanta in Bit Segment 1 and 2 and many other modes.
- Configure the CAN reception filter.
- Select the start bank filter for slave CAN.
- Enable or disable the Debug Freeze mode for CAN.
- Enable or disable the CAN Time Trigger Operation communication mode.
- CAN Delnit()
- CAN\_Init()
- CAN FilterInit()
- CAN\_StructInit()
- CAN\_SlaveStartBank()
- CAN DBGFreeze()
- CAN TTComModeCmd()

#### 4.2.3 CAN Frames Transmission functions

This section provides functions allowing to

- Initiate and transmit a CAN frame message (if there is an empty mailbox).
- Check the transmission status of a CAN Frame.
- Cancel a transmit request.
- CAN\_Transmit()
- CAN TransmitStatus()
- CAN\_CancelTransmit()

## 4.2.4 CAN Frames Reception functions

This section provides functions allowing to

- Receive a correct CAN frame.
- Release a specified receive FIFO (2 FIFOs are available).
- Return the number of the pending received CAN frames.
- CAN\_Receive()
- CAN FIFORelease()
- CAN\_MessagePending()

## 4.2.5 CAN Operation modes functions

This section provides functions allowing to select the CAN Operation modes:

- sleep mode.
- normal mode.
- initialization mode.

- CAN OperatingModeRequest()
- CAN\_Sleep()
- CAN\_WakeUp()

## 4.2.6 CAN Bus Error management functions

This section provides functions allowing to

- Return the CANx's last error code (LEC).
- Return the CANx Receive Error Counter (REC).
- Return the LSB of the 9-bit CANx Transmit Error Counter(TEC).



If TEC is greater than 255, The CAN is in bus-off state.



If REC or TEC are greater than 96, an Error warning flag occurs.



If REC or TEC are greater than 127, an Error Passive Flag occurs.

- CAN\_GetLastErrorCode()
- CAN\_GetReceiveErrorCounter()
- CAN\_GetLSBTransmitErrorCounter()

## 4.2.7 Interrupts and flags management functions

This section provides functions allowing to configure the CAN Interrupts and to get the status and clear flags and Interrupts pending bits.

The CAN provides 14 Interrupts sources and 15 Flags:

#### **Flags**

The 15 flags can be divided on 4 groups:

- Transmit Flags:
  - CAN\_FLAG\_RQCP0.
  - CAN\_FLAG\_RQCP1.
  - CAN\_FLAG\_RQCP2: Request completed MailBoxes 0, 1 and 2 Flags Set when when the last request (transmit or abort) has been performed.
- Receive Flags:
  - CAN\_FLAG\_FMP0.
  - CAN\_FLAG\_FMP1: FIFO 0 and 1 Message Pending Flags; Set to signal that messages are pending in the receive FIFO. These Flags are cleared only by hardware.
  - CAN\_FLAG\_FF0.

- CAN\_FLAG\_FF1: FIFO 0 and 1 Full Flags; Set when three messages are stored in the selected FIFO.
- CAN FLAG FOV0.
- CAN\_FLAG\_FOV1: FIFO 0 and 1 Overrun Flags; Set when a new message has been received and passed the filter while the FIFO was full.
- Operating Mode Flags:
  - CAN\_FLAG\_WKU: Wake up Flag; Set to signal that a SOF bit has been detected while the CAN hardware was in Sleep mode.
  - CAN\_FLAG\_SLAK: Sleep acknowledge Flag; Set to signal that the CAN has entered Sleep Mode.
- Error Flags:
  - CAN\_FLAG\_EWG: Error Warning Flag; Set when the warning limit has been reached (Receive Error Counter or Transmit Error Counter greater than 96). This Flag is cleared only by hardware.
  - CAN\_FLAG\_EPV: Error Passive Flag; Set when the Error Passive limit has been reached (Receive Error Counter or Transmit Error Counter greater than 127). This Flag is cleared only by hardware.
  - CAN\_FLAG\_BOF: Bus-Off Flag; Set when CAN enters the bus-off state. The bus-off state is entered on TEC overflow, greater than 255. This Flag is cleared only by hardware.
  - CAN\_FLAG\_LEC: Last error code Flag; Set If a message has been transferred (reception or transmission) with error, and the error code is hold.

## Interrupts

The 14 interrupts can be divided on 4 groups:

- Transmit interrupt:
  - CAN\_IT\_TME: Transmit mailbox empty Interrupt; If enabled, this interrupt source
    is pending when no transmit request are pending for Tx mailboxes.
- Receive Interrupts:
  - CAN IT FMP0.
  - CAN\_IT\_FMP1: FIFO 0 and FIFO1 message pending Interrupts; If enabled, these interrupt sources are pending when messages are pending in the receive FIFO. The corresponding interrupt pending bits are cleared only by hardware.
  - CAN IT FF0.
  - CAN\_IT\_FF1: FIFO 0 and FIFO1 full Interrupts; If enabled, these interrupt sources are pending when three messages are stored in the selected FIFO.
  - CAN IT FOV0.
  - CAN\_IT\_FOV1: FIFO 0 and FIFO1 overrun Interrupts; If enabled, these interrupt sources are pending when a new message has been received and passed the filter while the FIFO was full.
- Operating Mode Interrupts:
  - CAN\_IT\_WKU: Wake-up Interrupt; If enabled, this interrupt source is pending when a SOF bit has been detected while the CAN hardware was in Sleep mode.
  - CAN\_IT\_SLK: Sleep acknowledge Interrupt: If enabled, this interrupt source is pending when the CAN has entered Sleep Mode.
- Error Interrupts:
  - CAN\_IT\_EWG: Error warning Interrupt; If enabled, this interrupt source is pending when the warning limit has been reached (Receive Error Counter or Transmit Error Counter=96).
  - CAN\_IT\_EPV: Error passive Interrupt; If enabled, this interrupt source is pending when the Error Passive limit has been reached (Receive Error Counter or Transmit Error Counter>127).

- CAN\_IT\_BOF: Bus-off Interrupt; If enabled, this interrupt source is pending when CAN enters the bus-off state. The bus-off state is entered on TEC overflow, greater than 255. This Flag is cleared only by hardware.
- CAN\_IT\_LEC: Last error code Interrupt; If enabled, this interrupt source is pending when a message has been transferred (reception or transmission) with error and the error code is hold.
- CAN\_IT\_ERR: Error Interrupt; If enabled, this interrupt source is pending when an error condition is pending.

Managing the CAN controller events: The user should identify which mode will be used in his application to manage the CAN controller events: Polling mode or Interrupt mode.

- In the Polling Mode it is advised to use the following functions:
  - CAN GetFlagStatus(): to check if flags events occur.
  - CAN ClearFlag(): to clear the flags events.
- In the Interrupt Mode it is advised to use the following functions:
  - CAN ITConfig(): to enable or disable the interrupt source.
  - CAN\_GetITStatus(): to check if Interrupt occurs.
  - CAN\_ClearITPendingBit(): to clear the Interrupt pending Bit (corresponding Flag). This function has no impact on CAN\_IT\_FMP0 and CAN\_IT\_FMP1 Interrupts pending bits since there are cleared only by hardware.
- CAN\_ITConfig()
- CAN\_GetFlagStatus()
- CAN\_ClearFlag()
- CAN GetITStatus()
- CAN\_ClearITPendingBit()

# 4.2.8 Initialization and Configuration functions

## 4.2.8.1 CAN\_Delnit

Function Name void CAN\_DeInit ( CAN\_TypeDef \* CANx)

Function Description Deinitializes the CAN peripheral registers to their default reset

values.

Parameters • CANx: where x can be 1 to select the CAN1 peripheral.

Return values

Notes

None.

## 4.2.8.2 **CAN\_Init**

Function Name uint8\_t CAN\_Init ( CAN\_TypeDef \* CANx, CAN\_InitTypeDef \*

**CAN InitStruct)** 

Function Description Initializes the CAN peripheral according to the specified

DocID023800 Rev 1 115/584

parameters in the CAN\_InitStruct.

**Parameters CANx**: where x can be 1 to select the CAN1 peripheral.

> **CAN\_InitStruct**: pointer to a CAN\_InitTypeDef structure that contains the configuration information for the CAN peripheral.

Return values Constant indicates initialization succeed which will be

CAN\_InitStatus\_Failed or CAN\_InitStatus\_Success.

**Notes** None.

#### 4.2.8.3 **CAN\_FilterInit**

**Function Name** void CAN\_FilterInit ( CAN\_FilterInitTypeDef \*

**CAN FilterInitStruct)** 

**Function Description** Configures the CAN reception filter according to the specified

parameters in the CAN\_FilterInitStruct.

**Parameters CAN FilterInitStruct**: pointer to a CAN FilterInitTypeDef

structure that contains the configuration information.

Return values None.

**Notes** None.

#### 4.2.8.4 **CAN StructInit**

void CAN\_StructInit ( CAN\_InitTypeDef \* CAN\_InitStruct) **Function Name** 

**Function Description** Fills each CAN\_InitStruct member with its default value.

**Parameters CAN\_InitStruct**: pointer to a CAN\_InitTypeDef structure

which ill be initialized.

Return values None.

Notes None.

#### 4.2.8.5 CAN SlaveStartBank

Function Name void CAN\_SlaveStartBank ( uint8\_t CAN\_BankNumber)

Function Description Select the start bank filter for slave CAN.

Parameters • CAN\_BankNumber : Select the start slave bank filter from

1..27.

Return values 

None.

Notes 

None.

#### 4.2.8.6 CAN\_DBGFreeze

Function Name void CAN\_DBGFreeze ( CAN\_TypeDef \* CANx,

FunctionalState NewState)

Function Description Enables or disables the DBG Freeze for CAN.

• CANx: where x can be 1 or 2 to to select the CAN

peripheral.

• **NewState**: new state of the CAN peripheral. This parameter can be: ENABLE (CAN reception/transmission is frozen

during debug. Reception FIFOs can still be

accessed/controlled normally) or DISABLE (CAN is working

during debug).

Return values • None.

Notes • None.

## 4.2.8.7 CAN\_TTComModeCmd

Function Name void CAN\_TTComModeCmd ( CAN\_TypeDef \* CANx,

FunctionalState NewState)

Function Description Enables or disables the CAN Time TriggerOperation

communication mode.

Parameters • CANx: where x can be 1 or 2 to to select the CAN

peripheral.

• **NewState**: Mode new state. This parameter can be:

DocID023800 Rev 1 117/584

ENABLE or DISABLE. When enabled, Time stamp (TIME[15:0]) value is sent in the last two data bytes of the 8byte message: TIME[7:0] in data byte 6 and TIME[15:8] in data byte 7.

Return values

None.

**Notes** 

DLC must be programmed as 8 in order Time Stamp (2 bytes) to be sent over the CAN bus.

#### 4.2.9 **CAN Frames Transmission functions**

#### 4.2.9.1 **CAN\_Transmit**

**Function Name** uint8\_t CAN\_Transmit ( CAN\_TypeDef \* CANx, CanTxMsg \* TxMessage) **Function Description** Initiates and transmits a CAN frame message. **Parameters** CANx: where x can be 1 or 2 to to select the CAN peripheral. TxMessage: pointer to a structure which contains CAN Id, CAN DLC and CAN data. Return values The number of the mailbox that is used for transmission or CAN TxStatus NoMailBox if there is no empty mailbox.

Notes None.

#### 4.2.9.2 **CAN TransmitStatus**

uint8\_t CAN\_TransmitStatus ( CAN\_TypeDef \* CANx, uint8\_t **Function Name** TransmitMailbox) Checks the transmission status of a CAN Frame. **Function Description Parameters CANx**: where x can be 1 to select the CAN1 peripheral.

TransmitMailbox: the number of the mailbox that is used

for transmission.

Return values CAN\_TxStatus\_Ok if the CAN driver transmits the message, CAN TxStatus Failed in an other case.

Notes None.

118/584 DocID023800 Rev 1

## 4.2.9.3 CAN\_CancelTransmit

Function Name void CAN\_CancelTransmit ( CAN\_TypeDef \* CANx, uint8\_t

Mailbox)

Function Description Cancels a transmit request.

• CANx: where x can be 1 to select the CAN1 peripheral.

• Mailbox: Mailbox number.

Return values • None.

Notes • None.

# 4.2.10 CAN Frames Reception functions

## 4.2.10.1 **CAN\_Receive**

Function Name void CAN\_Receive ( CAN\_TypeDef \* CANx, uint8\_t

FIFONumber, CanRxMsg \* RxMessage)

Function Description Receives a correct CAN frame.

• **CANx**: where x can be 1 to select the CAN1 peripheral.

FIFONumber: Receive FIFO number, CAN FIFO0 or

CAN\_FIFO1.

 RxMessage: pointer to a structure receive frame which contains CAN Id, CAN DLC, CAN data and FMI number.

Return values 

None.

Notes • None.

## 4.2.10.2 CAN\_FIFORelease

Function Name void CAN\_FIFORelease ( CAN\_TypeDef \* CANx, uint8\_t

#### FIFONumber)

Function Description

Releases the specified receive FIFO.

**Parameters** 

• **CANx**: where x can be 1 to select the CAN1 peripheral.

• FIFONumber: FIFO to release, CAN\_FIFO0 or CAN\_FIFO1.

Return values

None.

Notes

None.

## 4.2.10.3 CAN\_MessagePending

Function Name uint8\_t CAN\_MessagePending ( CAN\_TypeDef \* CANx,

uint8\_t FIFONumber)

Function Description Returns the number of pending received messages.

Parameters • CANx: where x can be 1 to select the CAN1 peripheral.

• FIFONumber: Receive FIFO number, CAN\_FIFO0 or

CAN\_FIFO1.

Return values • NbMessage: which is the number of pending message.

Notes 

None.

## 4.2.11 CAN Operating mode functions

#### 4.2.11.1 CAN OperatingModeRequest

Function Name uint8\_t CAN\_OperatingModeRequest ( CAN\_TypeDef \* CANx,

uint8\_t CAN\_OperatingMode)

Function Description Selects the CAN Operation mode.

• **CAN\_OperatingMode**: CAN Operating Mode. This parameter can be one of CAN\_OperatingMode\_TypeDef

enumeration.

Return values • status of the requested mode which can be:

CAN\_ModeStatus\_Failed: CAN failed entering the

specific mode

CAN\_ModeStatus\_Success: CAN Succeed entering

the specific mode

Notes • None.

120/584 DocID023800 Rev 1

## 4.2.11.2 CAN\_Sleep

Function Name uint8\_t CAN\_Sleep ( CAN\_TypeDef \* CANx)

Function Description Enters the Sleep (low power) mode.

None.

• **CANx**: where x can be 1 to select the CAN1 peripheral.

Return values • CAN\_Sleep\_Ok if sleep entered, CAN\_Sleep\_Failed

otherwise.

## 4.2.11.3 CAN\_WakeUp

**Notes** 

Function Name uint8\_t CAN\_WakeUp ( CAN\_TypeDef \* CANx)

Function Description Wakes up the CAN peripheral from sleep mode.

• **CANx**: where x can be 1 to select the CAN1 peripheral.

Return values

• CAN\_WakeUp\_Ok if sleep mode left,
CAN\_WakeUp\_Failed otherwise.

Notes • None.

## 4.2.12 CAN Bus Error management functions

#### 4.2.12.1 CAN\_GetLastErrorCode

Function Name uint8\_t CAN\_GetLastErrorCode ( CAN\_TypeDef \* CANx)

Function Description Returns the CANx's last error code (LEC).

Parameters • CANx: where x can be 1 to select the CAN1 peripheral.

Return values • Error code:

CAN\_ERRORCODE\_NoErr: No Error

- CAN ERRORCODE StuffErr: Stuff Error CAN ERRORCODE FormErr: Form Error
- CAN\_ERRORCODE\_ACKErr : Acknowledgment Error
- CAN ERRORCODE BitRecessiveErr: Bit Recessive **Error** 
  - CAN ERRORCODE BitDominantErr: Bit Dominant **Error**
- CAN\_ERRORCODE\_CRCErr: CRC Error
- CAN ERRORCODE SoftwareSetErr: Software Set

Notes None.

#### 4.2.12.2 **CAN\_GetReceiveErrorCounter**

**Function Name** uint8\_t CAN\_GetReceiveErrorCounter ( CAN\_TypeDef \* CANx)

**Function Description** 

**Parameters** 

Returns the CANx Receive Error Counter (REC).

CANx: where x can be 1 or 2 to to select the CAN peripheral.

Return values

**Notes** 

**CAN Receive Error Counter.** 

In case of an error during reception, this counter is incremented by 1 or by 8 depending on the error condition as defined by the CAN standard. After every successful reception, the counter is decremented by 1 or reset to 120 if its value was higher than 128. When the counter value exceeds 127, the CAN controller enters the error passive state.

#### 4.2.12.3 **CAN GetLSBTransmitErrorCounter**

**Function Name** uint8\_t CAN\_GetLSBTransmitErrorCounter ( CAN\_TypeDef \*

CANx)

**Function Description** 

Returns the LSB of the 9-bit CANx Transmit Error Counter(TEC).

**Parameters** 

CANx: where x can be 1 or 2 to to select the CAN peripheral.

Return values

LSB of the 9-bit CAN Transmit Error Counter.

Notes

None.

122/584 DocID023800 Rev 1

## 4.2.13 Interrupts and flags management functions

## 4.2.13.1 CAN\_ITConfig

**Function Name** 

void CAN\_ITConfig ( CAN\_TypeDef \* CANx, uint32\_t CAN\_IT, FunctionalState NewState)

**Function Description** 

Enables or disables the specified CANx interrupts.

**Parameters** 

- CANx: where x can be 1 or 2 to to select the CAN peripheral.
- CAN\_IT: specifies the CAN interrupt sources to be enabled or disabled. This parameter can be:
  - CAN\_IT\_TME: Transmit mailbox empty Interrupt
  - CAN\_IT\_FMP0: FIFO 0 message pending Interrupt
  - CAN\_IT\_FF0: FIFO 0 full Interrupt
  - CAN\_IT\_FOV0: FIFO 0 overrun Interrupt
  - CAN\_IT\_FMP1: FIFO 1 message pending Interrupt
  - CAN\_IT\_FF1: FIFO 1 full Interrupt
  - CAN\_IT\_FOV1: FIFO 1 overrun Interrupt
  - CAN\_IT\_WKU: Wake-up Interrupt
  - CAN\_IT\_SLK: Sleep acknowledge Interrupt
  - CAN\_IT\_EWG: Error warning InterruptCAN\_IT\_EPV: Error passive Interrupt
  - CAN\_IT\_BOF: Bus-off Interrupt
  - CAN\_IT\_LEC: Last error code Interrupt
  - CAN IT ERR: Error Interrupt
- **NewState**: new state of the CAN interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 4.2.13.2 CAN GetFlagStatus

**Function Name** 

FlagStatus CAN\_GetFlagStatus ( CAN\_TypeDef \* CANx, uint32\_t CAN\_FLAG)

**Function Description** 

Checks whether the specified CAN flag is set or not.

Parameters

- **CANx**: where x can be 1 or 2 to to select the CAN peripheral.
- **CAN\_FLAG**: specifies the flag to check. This parameter can be one of the following values:

5

- CAN FLAG RQCP0: Request MailBox0 Flag CAN\_FLAG\_RQCP1: Request MailBox1 Flag
- CAN\_FLAG\_RQCP2: Request MailBox2 Flag
- CAN FLAG FMP0: FIFO 0 Message Pending Flag CAN\_FLAG\_FF0: FIFO 0 Full Flag
- CAN\_FLAG\_FOV0: FIFO 0 Overrun Flag
- CAN\_FLAG\_FMP1: FIFO 1 Message Pending Flag
- CAN\_FLAG\_FF1: FIFO 1 Full Flag CAN\_FLAG\_FOV1: FIFO 1 Overrun Flag
- CAN FLAG WKU: Wake up Flag
- CAN FLAG SLAK: Sleep acknowledge Flag
- CAN\_FLAG\_EWG: Error Warning Flag
- CAN\_FLAG\_EPV: Error Passive Flag CAN\_FLAG\_BOF: Bus-Off Flag
- CAN\_FLAG\_LEC: Last error code Flag

Return values

The new state of CAN\_FLAG (SET or RESET).

Notes

None.

#### 4.2.13.3 CAN\_ClearFlag

**Function Name** void CAN\_ClearFlag ( CAN\_TypeDef \* CANx, uint32\_t CAN\_FLAG)

**Function Description** 

**Parameters** 

Clears the CAN's pending flags.

- CANx: where x can be 1 or 2 to to select the CAN peripheral.
- **CAN\_FLAG:** specifies the flag to clear. This parameter can be one of the following values:
  - CAN\_FLAG\_RQCP0: Request MailBox0 Flag
  - CAN FLAG RQCP1: Request MailBox1 Flag
  - CAN\_FLAG\_RQCP2: Request MailBox2 Flag
  - CAN\_FLAG\_FF0: FIFO 0 Full Flag
  - CAN\_FLAG\_FOV0: FIFO 0 Overrun Flag
  - CAN\_FLAG\_FF1: FIFO 1 Full Flag
  - CAN FLAG FOV1: FIFO 1 Overrun Flag
  - CAN FLAG WKU: Wake up Flag
  - CAN\_FLAG\_SLAK: Sleep acknowledge Flag
  - CAN FLAG LEC: Last error code Flag

Return values

None.

**Notes** 

None.

## 4.2.13.4 CAN GetITStatus

Function Name ITStatus CAN\_GetITStatus ( CAN\_TypeDef \* CANx, uint32\_t CAN\_IT)

Function Description

Checks whether the specified CANx interrupt has occurred or not.

Parameters

- CANx: where x can be 1 or 2 to to select the CAN peripheral.
- **CAN\_IT**: specifies the CAN interrupt source to check. This parameter can be one of the following values:
  - CAN\_IT\_TME: Transmit mailbox empty Interrupt
  - CAN\_IT\_FMP0: FIFO 0 message pending Interrupt
  - CAN\_IT\_FF0: FIFO 0 full Interrupt
  - CAN\_IT\_FOV0: FIFO 0 overrun Interrupt
  - CAN IT FMP1: FIFO 1 message pending Interrupt
  - CAN\_IT\_FF1: FIFO 1 full Interrupt
  - CAN\_IT\_FOV1: FIFO 1 overrun interrupt
  - CAN\_IT\_WKU: Wake-up Interrupt
  - CAN\_IT\_SLK: Sleep acknowledge Interrupt
  - CAN\_IT\_EWG: Error warning Interrupt
  - CAN\_IT\_EPV: Error passive Interrupt
  - CAN\_IT\_BOF: Bus-off InterruptCAN\_IT\_LEC: Last error code Interrupt
  - CAN IT ERR: Error Interrupt

Return values

The current state of CAN\_IT (SET or RESET).

Notes

None.

#### 4.2.13.5 CAN ClearITPendingBit

Function Name void CAN\_ClearITPendingBit ( CAN\_TypeDef \* CANx, uint32\_t

CAN\_IT)

**Function Description** 

Clears the CANx's interrupt pending bits.

**Parameters** 

- CANx: where x can be 1 or 2 to to select the CAN peripheral.
- **CAN\_IT**: specifies the interrupt pending bit to clear. This parameter can be one of the following values:
  - CAN\_IT\_TME: Transmit mailbox empty Interrupt
  - CAN\_IT\_FF0: FIFO 0 full Interrupt
  - CAN\_IT\_FOV0: FIFO 0 overrun Interrupt
  - CAN IT FF1: FIFO 1 full Interrupt
  - CAN\_IT\_FOV1: FIFO 1 overrun Interrupt
  - CAN\_IT\_WKU: Wake-up Interrupt

DocID023800 Rev 1 125/584

CAN\_IT\_SLK: Sleep acknowledge Interrupt
 CAN\_IT\_EWG: Error warning Interrupt
 CAN\_IT\_EPV: Error passive Interrupt
 CAN\_IT\_BOF: Bus-off Interrupt
 CAN\_IT\_LEC: Last error code Interrupt

- CAN\_IT\_ERR: Error Interrupt

Return values

None.

Notes

• None.

# 4.3 CAN Firmware driver defines

#### 4.3.1 CAN

CAN

CAN\_Error\_Code\_constants

#define: CAN\_ErrorCode\_NoErr ((uint8\_t)0x00)

No Error

#define: CAN\_ErrorCode\_StuffErr ((uint8\_t)0x10)

Stuff Error

#define: CAN\_ErrorCode\_FormErr ((uint8\_t)0x20)

Form Error

#define: CAN\_ErrorCode\_ACKErr ((uint8\_t)0x30)

Acknowledgment Error

#define: CAN\_ErrorCode\_BitRecessiveErr ((uint8\_t)0x40)

Bit Recessive Error

#define: CAN\_ErrorCode\_BitDominantErr ((uint8\_t)0x50)

Bit Dominant Error

#define: CAN\_ErrorCode\_CRCErr ((uint8\_t)0x60)

CRC Error

• #define: CAN\_ErrorCode\_SoftwareSetErr ((uint8\_t)0x70)

Software Set Error

## CAN\_filter\_FIFO

• #define: CAN\_Filter\_FIFO0 ((uint8\_t)0x00)

Filter FIFO 0 assignment for filter x

• #define: CAN\_Filter\_FIFO1 ((uint8\_t)0x01)

Filter FIFO 1 assignment for filter x

- #define: CAN\_FilterFIFO0 CAN\_Filter\_FIFO0
- #define: CAN\_FilterFIFO1 CAN\_Filter\_FIFO1

## CAN\_filter\_mode

• #define: CAN\_FilterMode\_IdMask ((uint8\_t)0x00)

identifier/mask mode

#define: CAN\_FilterMode\_IdList ((uint8\_t)0x01)

identifier list mode

## CAN\_filter\_scale

• #define: CAN\_FilterScale\_16bit ((uint8\_t)0x00)

Two 16-bit filters

#define: CAN\_FilterScale\_32bit ((uint8\_t)0x01)

One 32-bit filter

# CAN\_flags

• #define: CAN\_FLAG\_RQCP0 ((uint32\_t)0x38000001)

Request MailBox0 Flag

• #define: CAN\_FLAG\_RQCP1 ((uint32\_t)0x38000100)

Request MailBox1 Flag

- #define: CAN\_FLAG\_RQCP2 ((uint32\_t)0x38010000)
   Request MailBox2 Flag
- #define: CAN\_FLAG\_FMP0 ((uint32\_t)0x12000003)
  FIFO 0 Message Pending Flag
- #define: CAN\_FLAG\_FF0 ((uint32\_t)0x32000008)
   FIFO 0 Full Flag
- #define: CAN\_FLAG\_FOV0 ((uint32\_t)0x32000010)
   FIFO 0 Overrun Flag
- #define: CAN\_FLAG\_FMP1 ((uint32\_t)0x14000003)

  FIFO 1 Message Pending Flag
- #define: CAN\_FLAG\_FF1 ((uint32\_t)0x34000008)
   FIFO 1 Full Flag
- #define: CAN\_FLAG\_FOV1 ((uint32\_t)0x34000010)
  FIFO 1 Overrun Flag
- #define: CAN\_FLAG\_WKU ((uint32\_t)0x31000008)
   Wake up Flag
- #define: CAN\_FLAG\_SLAK ((uint32\_t)0x31000012)
   Sleep acknowledge Flag
- #define: CAN\_FLAG\_EWG ((uint32\_t)0x10F00001)
   Error Warning Flag
- #define: CAN\_FLAG\_EPV ((uint32\_t)0x10F00002)
   Error Passive Flag
- #define: CAN\_FLAG\_BOF ((uint32\_t)0x10F00004)
   Bus-Off Flag

• #define: CAN\_FLAG\_LEC ((uint32\_t)0x30F00070)

Last error code Flag

## CAN\_identifier\_type

#define: CAN\_Id\_Standard ((uint32\_t)0x00000000)

Standard Id

• #define: CAN\_Id\_Extended ((uint32\_t)0x00000004)

Extended Id

#define: CAN\_ID\_STD CAN\_Id\_Standard

#define: CAN\_ID\_EXT CAN\_Id\_Extended

#### **CAN InitStatus**

#define: CAN\_InitStatus\_Failed ((uint8\_t)0x00)

CAN initialization failed

#define: CAN\_InitStatus\_Success ((uint8\_t)0x01)

CAN initialization OK

• #define: CANINITFAILED CAN\_InitStatus\_Failed

#define: CANINITOK CAN\_InitStatus\_Success

#### **CAN** interrupts

• #define: CAN\_IT\_TME ((uint32\_t)0x00000001)

Transmit mailbox empty Interrupt

#define: CAN\_IT\_FMP0 ((uint32\_t)0x00000002)

FIFO 0 message pending Interrupt

- #define: CAN\_IT\_FF0 ((uint32\_t)0x00000004)
   FIFO 0 full Interrupt
- #define: CAN\_IT\_FOV0 ((uint32\_t)0x00000008)
   FIFO 0 overrun Interrupt
- #define: CAN\_IT\_FMP1 ((uint32\_t)0x00000010)
   FIFO 1 message pending Interrupt
- #define: CAN\_IT\_FF1 ((uint32\_t)0x00000020)
   FIFO 1 full Interrupt
- #define: CAN\_IT\_FOV1 ((uint32\_t)0x00000040)
   FIFO 1 overrun Interrupt
- #define: CAN\_IT\_WKU ((uint32\_t)0x00010000)
   Wake-up Interrupt
- #define: CAN\_IT\_SLK ((uint32\_t)0x00020000)
   Sleep acknowledge Interrupt
- #define: CAN\_IT\_EWG ((uint32\_t)0x00000100)
   Error warning Interrupt
- #define: CAN\_IT\_EPV ((uint32\_t)0x00000200)
   Error passive Interrupt
- #define: CAN\_IT\_BOF ((uint32\_t)0x00000400)
   Bus-off Interrupt
- #define: CAN\_IT\_LEC ((uint32\_t)0x00000800)
   Last error code Interrupt
- #define: CAN\_IT\_ERR ((uint32\_t)0x00008000)
   Error Interrupt

- #define: CAN\_IT\_RQCP0 CAN\_IT\_TME
- #define: CAN\_IT\_RQCP1 CAN\_IT\_TME
- #define: CAN\_IT\_RQCP2 CAN\_IT\_TME

#### CAN\_operating\_mode

- #define: CAN\_Mode\_Normal ((uint8\_t)0x00)
   normal mode
- #define: CAN\_Mode\_LoopBack ((uint8\_t)0x01)
   loopback mode
- #define: CAN\_Mode\_Silent ((uint8\_t)0x02)
   silent mode
- #define: CAN\_Mode\_Silent\_LoopBack ((uint8\_t)0x03)
   loopback combined with silent mode
- #define: CAN\_OperatingMode\_Initialization ((uint8\_t)0x00)
   Initialization mode
- #define: CAN\_OperatingMode\_Normal ((uint8\_t)0x01)
   Normal mode
- #define: CAN\_OperatingMode\_Sleep ((uint8\_t)0x02)
   sleep mode

## CAN\_operating\_mode\_status

- #define: CAN\_ModeStatus\_Failed ((uint8\_t)0x00)
   CAN entering the specific mode failed
- #define: CAN\_ModeStatus\_Success ((uint8\_t)!CAN\_ModeStatus\_Failed)

CAN entering the specific mode Succeed

## CAN\_receive\_FIFO\_number\_constants

#define: CAN\_FIFO0 ((uint8\_t)0x00)

CAN FIFO 0 used to receive

#define: CAN\_FIFO1 ((uint8\_t)0x01)

CAN FIFO 1 used to receive

#### CAN\_remote\_transmission\_request

• #define: CAN\_RTR\_Data ((uint32\_t)0x00000000)

Data frame

#define: CAN RTR Remote ((uint32 t)0x00000002)

Remote frame

#define: CAN\_RTR\_DATA CAN\_RTR\_Data

• #define: CAN\_RTR\_REMOTE CAN\_RTR\_Remote

## CAN\_sleep\_constants

#define: CAN\_Sleep\_Failed ((uint8\_t)0x00)

CAN did not enter the sleep mode

• #define: CAN\_Sleep\_Ok ((uint8\_t)0x01)

CAN entered the sleep mode

• #define: CANSLEEPFAILED CAN\_Sleep\_Failed

#define: CANSLEEPOK CAN\_Sleep\_Ok

## CAN\_synchronisation\_jump\_width

- #define: CAN\_SJW\_1tq ((uint8\_t)0x00)1 time quantum
- #define: CAN\_SJW\_2tq ((uint8\_t)0x01)2 time quantum
- #define: CAN\_SJW\_3tq ((uint8\_t)0x02)3 time quantum
- #define: CAN\_SJW\_4tq ((uint8\_t)0x03)4 time quantum

## CAN\_time\_quantum\_in\_bit\_segment\_1

- #define: CAN\_BS1\_1tq ((uint8\_t)0x00)1 time quantum
- #define: CAN\_BS1\_2tq ((uint8\_t)0x01)2 time quantum
- #define: CAN\_BS1\_3tq ((uint8\_t)0x02)3 time quantum
- #define: CAN\_BS1\_4tq ((uint8\_t)0x03)4 time quantum
- #define: CAN\_BS1\_5tq ((uint8\_t)0x04)5 time quantum
- #define: CAN\_BS1\_6tq ((uint8\_t)0x05)6 time quantum
- #define: CAN\_BS1\_7tq ((uint8\_t)0x06)7 time quantum
- #define: CAN\_BS1\_8tq ((uint8\_t)0x07)8 time quantum

- #define: CAN\_BS1\_9tq ((uint8\_t)0x08)9 time quantum
- #define: CAN\_BS1\_10tq ((uint8\_t)0x09)10 time quantum
- #define: CAN\_BS1\_11tq ((uint8\_t)0x0A)11 time quantum
- #define: CAN\_BS1\_12tq ((uint8\_t)0x0B)12 time quantum
- #define: CAN\_BS1\_13tq ((uint8\_t)0x0C)13 time quantum
- #define: CAN\_BS1\_14tq ((uint8\_t)0x0D)14 time quantum
- #define: CAN\_BS1\_15tq ((uint8\_t)0x0E)15 time quantum
- #define: CAN\_BS1\_16tq ((uint8\_t)0x0F)
   16 time quantum

## CAN\_time\_quantum\_in\_bit\_segment\_2

- #define: CAN\_BS2\_1tq ((uint8\_t)0x00)1 time quantum
- #define: CAN\_BS2\_2tq ((uint8\_t)0x01)2 time quantum
- #define: CAN\_BS2\_3tq ((uint8\_t)0x02)3 time quantum
- #define: CAN\_BS2\_4tq ((uint8\_t)0x03)

4 time quantum

• #define: CAN\_BS2\_5tq ((uint8\_t)0x04)

5 time quantum

• #define: CAN\_BS2\_6tq ((uint8\_t)0x05)

6 time quantum

#define: CAN\_BS2\_7tq ((uint8\_t)0x06)

7 time quantum

• #define: CAN\_BS2\_8tq ((uint8\_t)0x07)

8 time quantum

#### CAN\_transmit\_constants

#define: CAN\_TxStatus\_Failed ((uint8\_t)0x00)

CAN transmission failed

#define: CAN\_TxStatus\_Ok ((uint8\_t)0x01)

CAN transmission succeeded

• #define: CAN\_TxStatus\_Pending ((uint8\_t)0x02)

CAN transmission pending

#define: CAN\_TxStatus\_NoMailBox ((uint8\_t)0x04)

CAN cell did not provide an empty mailbox

• #define: CANTXFAILED CAN\_TxStatus\_Failed

#define: CANTXOK CAN\_TxStatus\_Ok

• #define: CANTXPENDING CAN\_TxStatus\_Pending

#define: CAN\_NO\_MB CAN\_TxStatus\_NoMailBox

## CAN\_wake\_up\_constants

#define: CAN\_WakeUp\_Failed ((uint8\_t)0x00)

CAN did not leave the sleep mode

• #define: CAN\_WakeUp\_Ok ((uint8\_t)0x01)

CAN leaved the sleep mode

• #define: CANWAKEUPFAILED CAN\_WakeUp\_Failed

#define: CANWAKEUPOK CAN\_WakeUp\_Ok

UM1581 Comparators (COMP)

# 5 Comparators (COMP)

# 5.1 COMP Firmware driver registers structures

# 5.1.1 COMP\_TypeDef

COMP\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

\_\_IO uint32\_t CSR

#### **Field Documentation**

- \_\_IO uint32\_t COMP\_TypeDef::CSR
  - Comparator control Status register, Address offset: 0x00

## 5.1.2 COMP\_InitTypeDef

COMP\_InitTypeDef is defined in the stm32f30x\_comp.h

**Data Fields** 

- uint32\_t COMP\_InvertingInput
- uint32\_t COMP\_NonInvertingInput
- uint32\_t COMP\_Output
- uint32\_t COMP\_BlankingSrce
- uint32\_t COMP\_OutputPol
- uint32\_t COMP\_Hysteresis
- uint32\_t COMP\_Mode

#### **Field Documentation**

- uint32 t COMP InitTypeDef::COMP InvertingInput
  - Selects the inverting input of the comparator. This parameter can be a value of COMP\_InvertingInput
- uint32\_t COMP\_InitTypeDef::COMP\_NonInvertingInput
  - Selects the non inverting input of the comparator. This parameter can be a value of COMP\_NonInvertingInput
- uint32 t COMP InitTypeDef::COMP Output
  - Selects the output redirection of the comparator. This parameter can be a value of COMP Output
- uint32\_t COMP\_InitTypeDef::COMP\_BlankingSrce
  - Selects the output blanking source of the comparator. This parameter can be a value of COMP\_BlankingSrce
- uint32\_t COMP\_InitTypeDef::COMP\_OutputPol

Comparators (COMP) UM1581

 Selects the output polarity of the comparator. This parameter can be a value of COMP\_OutputPoloarity

- uint32\_t COMP\_InitTypeDef::COMP\_Hysteresis
  - Selects the hysteresis voltage of the comparator. This parameter can be a value of *COMP\_Hysteresis*
- uint32\_t COMP\_InitTypeDef::COMP\_Mode
  - Selects the operating mode of the comparator and allows to adjust the speed/consumption. This parameter can be a value of COMP\_Mode

# 5.2 COMP Firmware driver API description

The following section lists the various functions of the COMP library.

# 5.2.1 COMP Peripheral features

The device integrates 7 analog comparators COMP1, COMP2...COMP7:

- The non inverting input and inverting input can be set to GPIO pins as shown in table1. COMP Inputs below.
- 2. The COMP output is internally is available using COMP\_GetOutputLevel() and can be set on GPIO pins. Refer to table 2. COMP Outputs below.
- 3. The COMP output can be redirected to embedded timers (TIM1, TIM2, TIM3...) Refer to table 3. COMP Outputs redirection to embedded timers below.
- 4. The comparators COMP1 and COMP2, COMP3 and COMP4, COMP5 and COMP6 can be combined in window mode and only COMP1, COMP3 and COMP5 non inverting input can be used as non-inverting input.
- The seven comparators have interrupt capability with wake-up from Sleep and Stop modes (through the EXTI controller):
  - COMP1 is internally connected to EXTI Line 21
  - COMP2 is internally connected to EXTI Line 22
  - COMP3 is internally connected to EXTI Line 29
  - COMP4 is internally connected to EXTI Line 30
  - COMP5 is internally connected to EXTI Line 31
  - COMP6 is internally connected to EXTI Line 32
  - COMP7 is internally connected to EXTI Line 33

**Table 10: COMP Inputs** 

|                    |                   | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 |
|--------------------|-------------------|-------|-------|-------|-------|-------|-------|-------|
| Inverting<br>Input | 1/4<br>VREFINT    | ОК    | ОК    | ОК    | ОК    | ОК    | ОК    | OK    |
|                    | 1/2<br>VREFINT    | OK    | ОК    | ОК    | ОК    | OK    | ОК    | OK    |
|                    | 3/4<br>VREFINT    | OK    | OK    | ОК    | OK    | OK    | ОК    | OK    |
|                    | VREFINT           | ОК    |
|                    | DAC1 OUT<br>(PA4) | ОК    | ОК    | ОК    | ОК    | ОК    | ОК    | OK    |
|                    | DAC2 OUT<br>(PA5) | OK    | OK    | OK    | OK    | OK    | ОК    | OK    |
|                    | IO1               | PA0   | PA2   | PD15  | PE8   | PD13  | PD10  | PC0   |

UM1581 Comparators (COMP)

|                  |     | COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 |
|------------------|-----|-------|-------|-------|-------|-------|-------|-------|
| Non<br>Inverting | IO1 | PA1   | PA7   | PB14  | PB0   | PD12  | PD11  | PA0   |
| Input            | IO2 |       | PA3   | PD14  | PE7   | PB13  | PB11  | PC1   |

**Table 11: COMP Outputs** 

| COMP1 | COMP2 | COMP3 | COMP4 | COMP5 | COMP6 | COMP7 |
|-------|-------|-------|-------|-------|-------|-------|
| PA0   | PA2   | PB1   | PC8   | PC7   | PA10  | PC2   |
| PF4   | PA7   |       | PA8   | PA9   | PC6   |       |
| PA6   | PA12  |       |       |       |       |       |
| PA11  | PB9   |       |       |       |       |       |
| PB8   |       |       |       |       |       |       |

Table 12: COMP Outputs redirection to embedded timers

| COMP1                | COMP2                    | COMP3                | COMP4                 | COMP5                | COMP6                 | COMP7                 |
|----------------------|--------------------------|----------------------|-----------------------|----------------------|-----------------------|-----------------------|
| TIM1 BKIN            | TIM1 BKIN                | TIM1 BKIN            | TIM1 BKIN             | TIM1 BKIN            | TIM1 BKIN             | TIM1 BKIN             |
| TIM1<br>BKIN2        | TIM1 TIM1<br>BKIN2 BKIN2 |                      | TIM1<br>BKIN2         | TIM1<br>BKIN2        | TIM1<br>BKIN2         | TIM1<br>BKIN2         |
| TIM8 BKIN            | TIM8 BKIN                | TIM8 BKIN            | TIM8 BKIN             | TIM8 BKIN            | TIM8 BKIN             | TIM8 BKIN             |
| TIM8<br>BKIN2        | TIM8<br>BKIN2            | TIM8<br>BKIN2        | TIM8<br>BKIN2         | TIM8<br>BKIN2        | TIM8<br>BKIN2         | TIM8<br>BKIN2         |
| TIM1<br>BKIN2        | TIM1<br>BKIN2            | TIM1<br>BKIN2        | TIM1<br>BKIN2         | TIM1<br>BKIN2        | TIM1<br>BKIN2         | TIM1<br>BKIN2         |
| +                    | +                        | +                    | +                     | +                    | +                     | +                     |
| TIM8BKIN2            | TIM8BKIN2                | TIM8BKIN2            | TIM8BKIN2             | TIM8BKIN2            | TIM8BKIN2             | TIM8BKIN2             |
| TIM1<br>OCREFCL<br>R | TIM1<br>OCREFCL<br>R     | TIM1<br>OCREFCL<br>R | TIM1<br>OCREFCL<br>R  | TIM1<br>OCREFCL<br>R | TIM1<br>OCREFCL<br>R  | TIM1<br>OCREFCL<br>R  |
|                      |                          | TIM2<br>OCREFCL<br>R | TIM3 IC3              | TIM2 IC1             | TIM2 IC2              | TIM8<br>OCREFCL<br>R  |
| TIM2 IC4             | TIM2 IC4                 | TIM3 IC2             | TIM3<br>OCREFCL<br>R  | TIM3<br>OCREFCL<br>R | TIM2<br>OCREFCL<br>R  | TIM2 IC3              |
| TIM2<br>OCREFCL<br>R | TIM2<br>OCREFCL<br>R     | TIM4 IC1             | TIM4 IC2              | TIM4 IC3             | TIM16<br>OCREFCL<br>R | TIM1 IC2              |
| TIM3 IC1             | TIM3 IC1                 | TIM15 IC1            | TIM15<br>OCREFCL<br>R | TIM16<br>BKIN        | TIM16 IC1             | TIM17<br>OCREFCL<br>R |
| TIM3<br>OCREFCL<br>R | TIM3<br>OCREFCL<br>R     | TIM15<br>BKIN        | TIM15 IC2             | TIM17 IC1            | TIM4 IC4              | TIM17<br>BKIN         |

Comparators (COMP) UM1581

| COMP1    | COMP2    | COMP3    | COMP4     | COMP5     | COMP6     | COMP7     |
|----------|----------|----------|-----------|-----------|-----------|-----------|
| TIM1 OC5 | TIM1 OC5 | TIM1 OC5 | TIM3 OC4  | TIM3 OC3  | TIM2 OC4  | TIM1 OC5  |
| TIM3 OC3 | TIM3 OC3 | TIM2 OC4 | TIM15 OC1 | TIM8 BKIN | TIM15 OC2 | TIM15 OC2 |
| TIM2 OC3 | TIM2 OC3 |          | TIM8 OC5  | TIM8 OC5  | TIM8 OC5  | TIM8 OC5  |

Table 13: COMP Outputs blanking sources

#### 5.2.2 How to use this driver

This driver provides functions to configure and program the Comparators of all STM32F30x devices. To use the comparator, perform the following steps:

- 1. Enable the SYSCFG APB clock to get write access to comparator register using RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_SYSCFG, ENABLE);
- 2. Configure the comparator input in analog mode using GPIO\_Init()
- 3. Configure the comparator output in alternate function mode using GPIO\_Init() and use GPIO\_PinAFConfig() function to map the comparator output to the GPIO pin
- 4. Configure the comparator using COMP\_Init() function:
  - Select the inverting input
  - Select the non-inverting input
  - Select the output polarity
  - Select the output redirection
  - Select the hysteresis level
  - Select the power mode
- 5. Enable the comparator using COMP\_Cmd() function
- 6. If required enable the COMP interrupt by configuring and enabling EXTI line in Interrupt mode and selecting the desired sensitivity level using EXTI\_Init() function. After that enable the comparator interrupt vector using NVIC\_Init() function.

# 5.2.3 Initialization and Configuration functions

- COMP\_Delnit()
- COMP\_Init()
- COMP\_StructInit()
- COMP\_Cmd()
- COMP\_SwitchCmd()
- COMP\_GetOutputLevel()

#### 5.2.4 Window mode control function

COMP\_WindowCmd()

UM1581 Comparators (COMP)

# 5.2.5 Initialization and Configuration functions

#### 5.2.5.1 COMP\_Delnit

Function Name

void COMP Delnit (uint32 t COMP Selection)

**Function Description** 

Deinitializes COMP peripheral registers to their default reset values.

**Parameters** 

COMP\_Selection.

Return values

None.

**Notes** 

 Deinitialization can't be performed if the COMP configuration is locked. To unlock the configuration, perform a system reset.

## 5.2.5.2 **COMP Init**

**Function Name** 

void COMP\_Init ( uint32\_t COMP\_Selection, COMP\_InitTypeDef \* COMP\_InitStruct)

**Function Description** 

Initializes the COMP peripheral according to the specified parameters in COMP InitStruct.

**Parameters** 

- **COMP\_Selection:** the selected comparator. This parameter can be COMP\_Selection\_COMPx where x can be 1 to 7 to select the COMP peripheral.
- COMP\_InitStruct: pointer to an COMP\_InitTypeDef structure that contains the configuration information for the specified COMP peripheral. COMP\_InvertingInput specifies the inverting input of COMPCOMP\_NonInvertingInput specifies the non inverting input of COMPCOMP\_Output connect COMP output to selected timer input (Input capture / Output Compare Reference Clear / Break Input)COMP\_BlankingSrce specifies the blanking source of COMPCOMP\_OutputPol select output polarityCOMP\_Hysteresis configures COMP hysteresis valueCOMP\_Mode configures COMP power mode
  - COMP\_InvertingInput :
  - COMP\_NonInvertingInput:
  - COMP\_Output :
  - COMP\_BlankingSrce :
  - COMP OutputPol :
  - COMP Hysteresis:

Comparators (COMP) UM1581

#### – COMP Mode :

#### Return values

Notes

- None.
- If the selected comparator is locked, initialization can't be performed. To unlock the configuration, perform a system reset.
- By default, PA1 is selected as COMP1 non inverting input. To use PA4 as COMP1 non inverting input call COMP\_SwitchCmd() after COMP\_Init()

## 5.2.5.3 COMP\_StructInit

Function Name void COMP\_StructInit ( COMP\_InitTypeDef \*

COMP\_InitStruct)

Function Description Fills each COMP\_InitStruct member with its default value.

Parameters • COMP\_InitStruct : pointer to an COMP\_InitTypeDef

structure which will be initialized.

Return values

• None

Return values • None.

Notes • None.

## 5.2.5.4 COMP\_Cmd

Function Name void COMP\_Cmd ( uint32\_t COMP\_Selection, FunctionalState

NewState)

Function Description Enable or disable the COMP peripheral.

• **COMP\_Selection**: the selected comparator. This parameter can be COMP\_Selection\_COMPx where x can be 1 to 7 to select the COMP peripheral.

NewState: new state of the COMP peripheral. This
parameter can be: ENABLE or DISABLE. When enabled, the
comparator compares the non inverting input with the
inverting input and the comparison result is available on
comparator output. When disabled, the comparator doesn't

perform comparison and the output level is low.

Return values 

None.

Notes

• If the selected comparator is locked, enable/disable can't be

142/584 DocID023800 Rev 1

**UM1581** Comparators (COMP)

> performed. To unlock the configuration, perform a system reset.

#### 5.2.5.5 COMP\_SwitchCmd

**Notes** 

void COMP\_SwitchCmd ( uint32\_t COMP\_Selection, **Function Name** 

FunctionalState NewState)

**Function Description** 

Close or Open the SW1 switch. **Parameters** 

**NewState:** New state of the analog switch. This parameter can be ENABLE so the SW1 is closed; PA1 is connected to PA4 or DISABLE so the SW1 switch is open; PA1 is disconnected from PA4

Return values None.

> If the COMP1 is locked, Close/Open the SW1 switch can't be performed. To unlock the configuration, perform a system

reset.

This switch is solely intended to redirect signals onto high impedance input, such as COMP1 non-inverting input (highly resistive switch)

#### 5.2.5.6 COMP\_GetOutputLevel

**Function Name** uint32\_t COMP\_GetOutputLevel ( uint32\_t COMP\_Selection)

**Function Description** Return the output level (high or low) of the selected comparator.

**Notes** None. Comparators (COMP) UM1581

## 5.2.6 Write mode control functions

## 5.2.6.1 COMP\_WindowCmd

Function Name void COMP\_WindowCmd ( uint32\_t COMP\_Selection,

FunctionalState NewState)

Function Description Enables or disables the window mode.

Parameters • COMP Selection : the selected of

• COMP\_Selection: the selected comparator. This parameter can be COMP\_Selection\_COMPx where x can be 2, 4 or 6 to select the COMP peripheral. param NewState: new state of the window mode. This parameter can be ENABLE or DISABLE. When enbaled, COMPx and COMPx-1 non inverting inputs are connected together. When disabled, COMPx and COMPx-1 non inverting inputs are disconnected.

Return values 

None.

Notes

• If the COMPx is locked, ENABLE/DISABLE the window mode can't be performed. To unlock the configuration, perform a system reset.

# 5.2.7 COMP configuration locking function

## 5.2.7.1 COMP\_LockConfig

**Notes** 

Function Name void COMP\_LockConfig ( uint32\_t COMP\_Selection)

Function Description Lock the selected comparator (COMP1/COMP2) configuration.

Parameters • COMP\_Selection: the selected comparator. This parameter

can be COMP\_Selection\_COMPx where x can be 1 to 7 to select the COMP peripheral.

Return values 

None.

 Locking the configuration means that all control bits are readonly. To unlock the comparator configuration, perform a

system reset.

UM1581 Comparators (COMP)

# 5.3 COMP Firmware driver defines

#### 5.3.1 COMP

COMP

# COMP\_BlankingSrce

- #define: COMP\_BlankingSrce\_None ((uint32\_t)0x00000000)
   No blanking source
- #define: COMP\_BlankingSrce\_TIM1OC5 COMP\_CSR\_COMPxBLANKING\_0
   TIM1 OC5 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM2OC3 COMP\_CSR\_COMPxBLANKING\_1
   TIM2 OC5 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM3OC3 ((uint32\_t)0x000C0000)

  TIM2 OC3 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM2OC4 ((uint32\_t)0x000C0000)
   TIM2 OC4 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM8OC5 COMP\_CSR\_COMPxBLANKING\_1
   TIM8 OC5 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM3OC4 COMP\_CSR\_COMPxBLANKING\_0
   TIM3 OC4 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM15OC1 ((uint32\_t)0x000C0000)
   TIM15 OC1 selected as blanking source for compartor
- #define: COMP\_BlankingSrce\_TIM15OC2 COMP\_CSR\_COMPxBLANKING\_2
   TIM15 OC2 selected as blanking source for compartor

#### **COMP Hysteresis**

- #define: COMP\_Hysteresis\_No 0x00000000 No hysteresis
- #define: COMP\_Hysteresis\_Low COMP\_CSR\_COMPxHYST\_0

Hysteresis level low

- #define: COMP\_Hysteresis\_Medium COMP\_CSR\_COMPxHYST\_1
   Hysteresis level medium
- #define: COMP\_Hysteresis\_High COMP\_CSR\_COMPxHYST
   Hysteresis level high

#### COMP\_InvertingInput

- #define: COMP\_InvertingInput\_1\_4VREFINT ((uint32\_t)0x00000000)
   1/4 VREFINT connected to comparator inverting input
- #define: COMP\_InvertingInput\_1\_2VREFINT COMP\_CSR\_COMPxINSEL\_0
   1/2 VREFINT connected to comparator inverting input
- #define: COMP\_InvertingInput\_3\_4VREFINT COMP\_CSR\_COMPxINSEL\_1
   3/4 VREFINT connected to comparator inverting input
- #define: COMP\_InvertingInput\_VREFINT ((uint32\_t)0x00000030)
   VREFINT connected to comparator inverting input
- #define: COMP\_InvertingInput\_DAC1 COMP\_CSR\_COMPxINSEL\_2

  DAC1\_OUT (PA4) connected to comparator inverting input
- #define: COMP\_InvertingInput\_DAC2 ((uint32\_t)0x00000050)
   DAC2\_OUT (PA5) connected to comparator inverting input
- #define: COMP\_InvertingInput\_IO1 ((uint32\_t)0x00000060)
   I/O1 (PA0 for COMP1, PA2 for COMP2, PD15 for COMP3, PE8 for COMP4, PD13 for COMP5, PD10 for COMP6, PC0 for COMP7) connected to comparator inverting input
- #define: COMP\_InvertingInput\_IO2 COMP\_CSR\_COMPxINSEL
   I/O2 (PB12 for COMP3, PB2 for COMP4, PB10 for COMP5, PB15 for COMP6) connected to comparator inverting input

#### **COMP Mode**

• #define: COMP\_Mode\_HighSpeed 0x00000000

UM1581 Comparators (COMP)

High Speed

#define: COMP\_Mode\_MediumSpeed COMP\_CSR\_COMPxMODE\_0
 Medium Speed

- #define: COMP\_Mode\_LowPower COMP\_CSR\_COMPxMODE\_1
  Low power mode
- #define: COMP\_Mode\_UltraLowPower COMP\_CSR\_COMPxMODE

  Ultra-low power mode

#### COMP\_NonInvertingInput

- #define: COMP\_NonInvertingInput\_IO1 ((uint32\_t)0x00000000)
   I/O1 (PA1 for COMP1, PA7 for COMP2, PB14 for COMP3, PB0 for COMP4, PD12 for COMP5, PD11 for COMP6, PA0 for COMP7) connected to comparator non inverting input
- #define: COMP\_NonInvertingInput\_IO2 COMP\_CSR\_COMPxNONINSEL
   I/O2 (PA3 for COMP2, PD14 for COMP3, PE7 for COMP4, PB13 for COMP5, PB11 for COMP6, PC1 for COMP7) connected to comparator non inverting input

#### COMP\_Output

- #define: COMP\_Output\_None ((uint32\_t)0x00000000)
   COMP output isn't connected to other peripherals
- #define: COMP\_Output\_TIM1BKIN COMP\_CSR\_COMPxOUTSEL\_0
  COMP output connected to TIM1 Break Input (BKIN)
- #define: COMP\_Output\_TIM1BKIN2 ((uint32\_t)0x00000800)
   COMP output connected to TIM1 Break Input 2 (BKIN2)
- #define: COMP\_Output\_TIM8BKIN ((uint32\_t)0x00000C00)
   COMP output connected to TIM8 Break Input (BKIN)
- #define: COMP\_Output\_TIM8BKIN2 ((uint32\_t)0x00001000)
   COMP output connected to TIM8 Break Input 2 (BKIN2)
- #define: COMP\_Output\_TIM1BKIN2\_TIM8BKIN2 ((uint32\_t)0x00001400)

COMP output connected to TIM1 Break Input 2 and TIM8 Break Input 2

#define: COMP\_Output\_TIM1OCREFCLR ((uint32\_t)0x00001800)
 COMP output connected to TIM1 OCREF Clear

- #define: COMP\_Output\_TIM1IC1 ((uint32\_t)0x00001C00)
   COMP output connected to TIM1 Input Capture 1
- #define: COMP\_Output\_TIM2IC4 ((uint32\_t)0x00002000)
   COMP output connected to TIM2 Input Capture 4
- #define: COMP\_Output\_TIM2OCREFCLR ((uint32\_t)0x00002400)
   COMP output connected to TIM2 OCREF Clear
- #define: COMP\_Output\_TIM3IC1 ((uint32\_t)0x00002800)
   COMP output connected to TIM3 Input Capture 1
- #define: COMP\_Output\_TIM3OCREFCLR ((uint32\_t)0x00002C00)
   COMP output connected to TIM3 OCREF Clear
- #define: COMP\_Output\_TIM4IC1 ((uint32\_t)0x00001C00)
   COMP output connected to TIM4 Input Capture 1
- #define: COMP\_Output\_TIM3IC2 ((uint32\_t)0x00002000)
   COMP output connected to TIM3 Input Capture 2
- #define: COMP\_Output\_TIM15IC1 ((uint32\_t)0x00002800)
   COMP output connected to TIM15 Input Capture 1
- #define: COMP\_Output\_TIM15BKIN ((uint32\_t)0x00002C00)
   COMP output connected to TIM15 Break Input (BKIN)
- #define: COMP\_Output\_TIM3IC3 ((uint32\_t)0x00001800)
   COMP output connected to TIM3 Input Capture 3
- #define: COMP\_Output\_TIM8OCREFCLR ((uint32\_t)0x00001C00)

COMP output connected to TIM8 OCREF Clear

#define: COMP\_Output\_TIM15IC2 ((uint32\_t)0x00002000)

COMP output connected to TIM15 Input Capture 2

#define: COMP\_Output\_TIM4IC2 ((uint32\_t)0x00002400)

COMP output connected to TIM4 Input Capture 2

#define: COMP\_Output\_TIM15OCREFCLR ((uint32\_t)0x00002800)

COMP output connected to TIM15 OCREF Clear

#define: COMP\_Output\_TIM2IC1 ((uint32\_t)0x00001800)

COMP output connected to TIM2 Input Capture 1

• #define: COMP\_Output\_TIM17IC1 ((uint32\_t)0x00002000)

COMP output connected to TIM17 Input Capture 1

#define: COMP\_Output\_TIM4IC3 ((uint32\_t)0x00002400)

COMP output connected to TIM4 Input Capture 3

#define: COMP\_Output\_TIM16BKIN ((uint32\_t)0x00002800)

COMP output connected to TIM16 Break Input (BKIN)

• #define: COMP\_Output\_TIM2IC2 ((uint32\_t)0x00001800)

COMP output connected to TIM2 Input Capture 2

#define: COMP\_Output\_COMP6TIM2OCREFCLR ((uint32\_t)0x00002000)

COMP output connected to TIM2 OCREF Clear

#define: COMP\_Output\_TIM16OCREFCLR ((uint32\_t)0x00002400)

COMP output connected to TIM16 OCREF Clear

• #define: COMP\_Output\_TIM16IC1 ((uint32\_t)0x00002800)

COMP output connected to TIM16 Input Capture 1

#define: COMP\_Output\_TIM4IC4 ((uint32\_t)0x00002C00)

Comparators (COMP) UM1581

COMP output connected to TIM4 Input Capture 4

#define: COMP\_Output\_TIM2IC3 ((uint32\_t)0x00002000)
 COMP output connected to TIM2 Input Capture 3

- #define: COMP\_Output\_TIM1IC2 ((uint32\_t)0x00002400)
   COMP output connected to TIM1 Input Capture 2
- #define: COMP\_Output\_TIM17OCREFCLR ((uint32\_t)0x00002800)
   COMP output connected to TIM16 OCREF Clear
- #define: COMP\_Output\_TIM17BKIN ((uint32\_t)0x00002C00)
   COMP output connected to TIM16 Break Input (BKIN)

#### COMP\_OutputLevel

- #define: COMP\_OutputLevel\_High COMP\_CSR\_COMPxOUT
- #define: COMP\_OutputLevel\_Low ((uint32\_t)0x00000000)

#### COMP\_OutputPoloarity

- #define: COMP\_OutputPol\_NonInverted ((uint32\_t)0x00000000)
   COMP output on GPIO isn't inverted
- #define: COMP\_OutputPol\_Inverted COMP\_CSR\_COMPxPOL COMP output on GPIO is inverted

#### COMP\_Selection

- #define: COMP\_Selection\_COMP1 ((uint32\_t)0x00000000)
   COMP1 Selection
- #define: COMP\_Selection\_COMP2 ((uint32\_t)0x00000004)
   COMP2 Selection
- #define: COMP\_Selection\_COMP3 ((uint32\_t)0x00000008)

COMP3 Selection

#define: COMP\_Selection\_COMP4 ((uint32\_t)0x0000000C)
 COMP4 Selection

- #define: COMP\_Selection\_COMP5 ((uint32\_t)0x00000010)
  COMP5 Selection
- #define: COMP\_Selection\_COMP6 ((uint32\_t)0x00000014)

  COMP6 Selection
- #define: COMP\_Selection\_COMP7 ((uint32\_t)0x00000018)
   COMP7 Selection

# 6 CRC calculation unit (CRC)

# 6.1 CRC Firmware driver registers structures

# 6.1.1 CRC\_TypeDef

 $\textbf{\textit{CRC\_TypeDef}} \text{ is defined in the stm} 32 \text{f} 30 \text{x.h}$ 

**Data Fields** 

- \_\_IO uint32\_t DR
- IO uint8 t IDR
- uint8 t RESERVED0
- uint16\_t RESERVED1
- \_\_IO uint32\_t CR
- uint32 t RESERVED2
- \_\_IO uint32\_t INIT
- \_\_IO uint32\_t POL

#### **Field Documentation**

- \_\_IO uint32\_t CRC\_TypeDef::DR
  - CRC Data register, Address offset: 0x00
- \_\_IO uint8\_t CRC\_TypeDef::IDR
  - CRC Independent data register, Address offset: 0x04
- uint8\_t CRC\_TypeDef::RESERVED0
  - Reserved, 0x05
- uint16\_t CRC\_TypeDef::RESERVED1
  - Reserved, 0x06
- \_\_IO uint32\_t CRC\_TypeDef::CR
  - CRC Control register, Address offset: 0x08
- uint32\_t CRC\_TypeDef::RESERVED2
  - Reserved, 0x0C
- \_\_IO uint32\_t CRC\_TypeDef::INIT
  - Initial CRC value register, Address offset: 0x10
- \_\_IO uint32\_t CRC\_TypeDef::POL
  - CRC polynomial register, Address offset: 0x14

# 6.2 CRC Firmware driver API description

The following section lists the various functions of the CRC library.

# 6.2.1 How to use this driver

- 1. Enable CRC AHB clock using RCC\_AHBPeriphClockCmd(RCC\_AHBPeriph\_CRC, ENABLE) function.
- 2. Select the polynomial size: 7-bit, 8-bit, 16-bit or 32-bit.
- 3. Set the polynomial coefficients using CRC\_SetPolynomial();
- 4. If required, select the reverse operation on input data using CRC ReverseInputDataSelect():
- 5. If required, enable the reverse operation on output data using CRC\_ReverseOutputDataCmd(Enable);
- 6. If required, set the initialization remainder value using CRC\_SetInitRegister();
- use CRC\_CalcCRC() function to compute the CRC of a 32-bit data or use CRC\_CalcBlockCRC() function to compute the CRC if a 32-bit data buffer.

# 6.2.2 CRC configuration functions

- CRC\_DeInit()
- CRC ResetDR()
- CRC PolynomialSizeSelect()
- CRC\_ReverseInputDataSelect()
- CRC\_ReverseOutputDataCmd()
- CRC\_SetInitRegister()
- CRC SetPolynomial()

# 6.2.3 CRC computation functions

- CRC\_CalcCRC()
- CRC\_CalcCRC16bits()
- CRC CalcCRC8bits()
- CRC\_CalcBlockCRC()
- CRC\_GetCRC()

# 6.2.4 CRC Independent Register (IDR) access functions

- CRC\_SetIDRegister()
- CRC GetIDRegister()

### 6.2.5 CRC Independent Register (IDR) access functions

# 6.2.5.1 CRC\_Delnit

Function Name void CRC\_Delnit (void)

Function Description Deinitializes CRC peripheral registers to their default reset values.

Parameters • None.
Return values • None.
Notes • None.

# 6.2.5.2 CRC\_ResetDR

Function Name void CRC\_ResetDR (void)

Function Description Resets the CRC calculation unit and sets INIT register content in

DR register.

Parameters • None.

Return values • None.

Notes • None.

#### 6.2.5.3 CRC PolynomialSizeSelect

Function Name void CRC\_PolynomialSizeSelect ( uint32\_t CRC\_PolSize)

**Function Description** 

Selects the polynomial size.

**Parameters** 

CRC\_PolSize: Specifies the polynomial size. This parameter can be:

CRC\_PolSize\_7: 7-bit polynomial for CRC calculation
 CRC\_PolSize\_8: 8-bit polynomial for CRC calculation

CRC\_PolSize\_16: 16-bit polynomial for CRC calculation

- CRC\_PolSize\_32: 32-bit polynomial for CRC

calculation

Return values • None.

Notes • None.

### 6.2.5.4 CRC\_ReverseInputDataSelect

Function Name void CRC\_ReverseInputDataSelect ( uint32\_t

CRC\_ReverseInputData)

Function Description Selects the reverse operation to be performed on input data.

| - | $^{\circ}$ | ra | m | et | $\sim$ | rc |
|---|------------|----|---|----|--------|----|
|   |            |    |   |    |        |    |

- CRC\_ReverseInputData: Specifies the reverse operation on input data. This parameter can be:
  - CRC\_ReverseInputData\_No: No reverse operation is performed
  - CRC\_ReverseInputData\_8bits: reverse operation performed on 8 bits
  - CRC\_ReverseInputData\_16bits: reverse operation performed on 16 bits
  - CRC\_ReverseInputData\_32bits: reverse operation performed on 32 bits

Return values

None.

Notes

• None.

# 6.2.5.5 CRC\_ReverseOutputDataCmd

Function Name void CRC\_ReverseOutputDataCmd ( FunctionalState

NewState)

**Function Description** 

Enables or disable the reverse operation on output data.

Parameters

NewState: new state of the reverse operation on output data. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

### 6.2.5.6 CRC\_SetInitRegister

Function Name

void CRC\_SetInitRegister ( uint32\_t CRC\_InitValue)

**Function Description** 

Initializes the INIT register.

Parameters

• CRC\_InitValue: Programmable initial CRC value

Return values

None.

**Notes** 

 After resetting CRC calculation unit, CRC\_InitValue is stored in DR register

# 6.2.5.7 CRC\_SetPolynomial

Function Name void CRC\_SetPolynomial (uint32\_t CRC\_Pol)

Function Description Initializes the polynomail coefficients.

• CRC\_Pol: Polynomial to be used for CRC calculation.

Return values

None.

Notes

None.

# 6.2.6 CRC computation of one/many 32-bit data functions

# 6.2.6.1 CRC\_CalcCRC

Function Name uint32\_t CRC\_CalcCRC ( uint32\_t CRC\_Data)

Function Description Computes the 32-bit CRC of a given data word(32-bit).

• CRC\_Data: data word(32-bit) to compute its CRC

Return values • 32-bit CRC

Notes • None.

# 6.2.6.2 CRC\_CalcCRC16bits

Function Name uint32\_t CRC\_CalcCRC16bits (uint16\_t CRC\_Data)

Function Description Computes the 16-bit CRC of a given 16-bit data.

• CRC\_Data: data half-word(16-bit) to compute its CRC

Return values • 16-bit CRC

Notes 

None.

### 6.2.6.3 CRC CalcCRC8bits

Function Name uint32\_t CRC\_CalcCRC8bits (uint8\_t CRC\_Data)

Function Description Computes the 8-bit CRC of a given 8-bit data.

Parameters • CRC\_Data: 8-bit data to compute its CRC

Return values • 8-bit CRC

Notes • None.

# 6.2.6.4 CRC\_CalcBlockCRC

Function Name uint32\_t CRC\_CalcBlockCRC ( uint32\_t pBuffer, uint32\_t

BufferLength)

Function Description Compu

Computes the 32-bit CRC of a given buffer of data word(32-bit).

• **pBuffer**: pointer to the buffer containing the data to be

BufferLength: length of the buffer to be computed

Return values • 32-bit CRC

Notes • None.

# 6.2.6.5 CRC\_GetCRC

Function Name uint32\_t CRC\_GetCRC (void)

Function Description Returns the current CRC value.

Parameters • None.

Return values • 32-bit CRC

Notes • None.

# 6.2.7 CRC Independent Register (IDR) access functions

# 6.2.7.1 CRC\_SetIDRegister

Function Name void CRC\_SetIDRegister ( uint8\_t CRC\_IDValue)

Function Description Stores an 8-bit data in the Independent Data(ID) register.

• CRC\_IDValue: 8-bit value to be stored in the ID register

Return values • None.

Notes • None.

### 6.2.7.2 CRC\_GetIDRegister

Function Name uint8\_t CRC\_GetIDRegister (void)

Function Description Returns the 8-bit data stored in the Independent Data(ID) register.

Parameters • None

Return values • 8-bit value of the ID register

Notes • None.

### 6.3 CRC Firmware driver defines

### 6.3.1 CRC

**CRC** 

#### CRC\_PolynomialSize

• #define: CRC\_PolSize\_7 CRC\_CR\_POLSIZE

7-bit polynomial for CRC calculation

#define: CRC\_PolSize\_8 CRC\_CR\_POLSIZE\_1

8-bit polynomial for CRC calculation

• #define: CRC\_PolSize\_16 CRC\_CR\_POLSIZE\_0

16-bit polynomial for CRC calculation

#define: CRC\_PolSize\_32 ((uint32\_t)0x00000000)
 32-bit polynomial for CRC calculation

#### CRC\_ReverseInputData

- #define: CRC\_ReverseInputData\_No ((uint32\_t)0x00000000)
   No reverse operation of Input Data
- #define: CRC\_ReverseInputData\_8bits CRC\_CR\_REV\_IN\_0
  Reverse operation of Input Data on 8 bits
- #define: CRC\_ReverseInputData\_16bits CRC\_CR\_REV\_IN\_1
  Reverse operation of Input Data on 16 bits
- #define: CRC\_ReverseInputData\_32bits CRC\_CR\_REV\_IN
   Reverse operation of Input Data on 32 bits

# 7 Digital-to-analog converter (DAC)

# 7.1 DAC Firmware driver registers structures

# 7.1.1 DAC\_TypeDef

DAC\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t SWTRIGR
- IO uint32 t DHR12R1
- \_\_IO uint32\_t DHR12L1
- \_\_IO uint32\_t DHR8R1
- IO uint32 t DHR12R2
- IO uint32 t DHR12L2
- \_\_IO uint32\_t DHR8R2
- IO uint32 t DHR12RD
- \_\_IO uint32\_t DHR12LD
- IO uint32 t DHR8RD
- IO uint32 t DOR1
- \_\_IO uint32\_t DOR2
- \_\_IO uint32\_t SR

#### **Field Documentation**

- \_\_IO uint32\_t DAC\_TypeDef::CR
  - DAC control register, Address offset: 0x00
- \_\_IO uint32\_t DAC\_TypeDef::SWTRIGR
  - DAC software trigger register, Address offset: 0x04
- IO uint32 t DAC TypeDef::DHR12R1
  - DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08
- \_\_IO uint32\_t DAC\_TypeDef::DHR12L1
  - DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C
- \_\_IO uint32\_t DAC\_TypeDef::DHR8R1
  - DAC channel1 8-bit right aligned data holding register, Address offset: 0x10
- \_\_IO uint32\_t DAC\_TypeDef::DHR12R2

  DAC\_channel2.12 bit right aligned do
  - DAC channel2 12-bit right aligned data holding register, Address offset: 0x14
- \_\_IO uint32\_t DAC\_TypeDef::DHR12L2
  - DAC channel2 12-bit left aligned data holding register, Address offset: 0x18
- \_\_IO uint32\_t DAC\_TypeDef::DHR8R2
  - DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C
- IO uint32 t DAC TypeDef::DHR12RD
  - Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20
- IO uint32 t DAC TypeDef::DHR12LD
  - DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24
- \_\_IO uint32\_t DAC\_TypeDef::DHR8RD
  - DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28

- \_\_IO uint32\_t DAC\_TypeDef::DOR1
  - DAC channel1 data output register, Address offset: 0x2C
- \_\_IO uint32\_t DAC\_TypeDef::DOR2
  - DAC channel2 data output register, Address offset: 0x30
- \_\_IO uint32\_t DAC\_TypeDef::SR
  - DAC status register, Address offset: 0x34

# 7.1.2 DAC\_InitTypeDef

DAC InitTypeDef is defined in the stm32f30x dac.h

#### **Data Fields**

- uint32\_t DAC\_Trigger
- uint32 t DAC WaveGeneration
- uint32\_t DAC\_LFSRUnmask\_TriangleAmplitude
- uint32 t DAC OutputBuffer

#### **Field Documentation**

- uint32\_t DAC\_InitTypeDef::DAC\_Trigger
  - Specifies the external trigger for the selected DAC channel. This parameter can be a value of *DAC\_trigger\_selection*
- uint32\_t DAC\_InitTypeDef::DAC\_WaveGeneration
  - Specifies whether DAC channel noise waves or triangle waves are generated, or whether no wave is generated. This parameter can be a value of DAC\_wave\_generation
- uint32\_t DAC\_InitTypeDef::DAC\_LFSRUnmask\_TriangleAmplitude
  - Specifies the LFSR mask for noise wave generation or the maximum amplitude triangle generation for the DAC channel. This parameter can be a value of DAC Ifsrunmask triangleamplitude
- uint32\_t DAC\_InitTypeDef::DAC\_OutputBuffer
  - Specifies whether the DAC channel output buffer is enabled or disabled. This
    parameter can be a value of <u>DAC\_output\_buffer</u>

# 7.2 DAC Firmware driver API description

The following section lists the various functions of the DAC library.

### 7.2.1 DAC Peripheral features

The device integrates two 12-bit Digital Analog Converters that can be used independently or simultaneously (dual mode):

- 1. DAC channel1 with DAC\_OUT1 as output
- 2. DAC channel2 with DAC\_OUT2 as output

Digital to Analog conversion can be non-triggered using DAC\_Trigger\_None and DAC\_OUT1/DAC\_OUT2 is available once writing to DHRx register using DAC\_SetChannel1Data()/DAC\_SetChannel2Data.

Digital to Analog conversion can be triggered by:

- External event: EXTI Line 9 (any GPIOx\_Pin9) using DAC\_Trigger\_Ext\_IT9. The used pin (GPIOx\_Pin9) must be configured in input mode.
- 2. Timers TRGO: TIM2, TIM8/TIM3, TIM4, TIM6, TIM7, and TIM15 (DAC\_Trigger\_T2\_TRGO, DAC\_Trigger\_T4\_TRGO...) The timer TRGO event should be selected using TIM\_SelectOutputTrigger()
  - To trigger DAC conversions by TIM3 instead of TIM8 follow this sequence:
    - Enable SYSCFG APB clock by calling RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_SYSCFG, ENABLE);
    - Select DAC\_Trigger\_T3\_TRGO when calling DAC\_Init()
    - Remap the DAC trigger from TIM8 to TIM3 by calling SYSCFG\_TriggerRemapConfig(SYSCFG\_TriggerRemap\_DACTIM3, ENABLE)
- 3. Software using DAC\_Trigger\_Software

Each DAC channel integrates an output buffer that can be used to reduce the output impedance, and to drive external loads directly without having to add an external operational amplifier. To enable, the output buffer use DAC InitStructure.DAC OutputBuffer = DAC OutputBuffer Enable;

Refer to the device datasheet for more details about output impedance value with and without output buffer.

Both DAC channels can be used to generate:

- Noise wave using DAC\_WaveGeneration\_Noise
- Triangle wave using DAC\_WaveGeneration\_Triangle

Wave generation can be disabled using DAC WaveGeneration None

The DAC data format can be:

- 8-bit right alignment using DAC\_Align\_8b\_R
- 12-bit left alignment using DAC\_Align\_12b\_L
- 12-bit right alignment using DAC\_Align\_12b\_R

The analog output voltage on each DAC channel pin is determined by the following equation:

DAC\_OUTx = VREF+ \* DOR / 4095 with DOR is the Data Output Register. VREF+ is the input voltage reference (refer to the device datasheet) e.g. To set DAC\_OUT1 to 0.7V, use DAC\_SetChannel1Data(DAC\_Align\_12b\_R, 868); Assuming that VREF+ = 3.3, DAC\_OUT1 = (3.3 \* 868) / 4095 = 0.7V

A DMA request can be generated when an external trigger (but not a software trigger) occurs if DMA2 requests are enabled using DAC\_DMACmd(); DMA requests are mapped as following:

- DAC channel1 is mapped on DMA2 channel3 which must be already configured.
- DAC channel2 is mapped on DMA2 channel4 which must be already configured.

### 7.2.2 How to use this driver

- DAC APB clock must be enabled to get write access to DAC registers using RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_DAC, ENABLE);
- Configure DAC\_OUTx (DAC\_OUT1: PA4, DAC\_OUT2: PA5) in analog mode.
- Configure the DAC channel using DAC\_Init();
- Enable the DAC channel using DAC\_Cmd();

# 7.2.3 DAC channels configuration: trigger, output buffer, data format

- DAC\_DeInit()
- DAC\_Init()
- DAC StructInit()
- DAC Cmd()
- DAC\_SoftwareTriggerCmd()
- DAC\_DualSoftwareTriggerCmd()
- DAC\_WaveGenerationCmd()
- DAC\_SetChannel1Data()
- DAC SetChannel2Data()
- DAC\_SetDualChannelData()
- DAC\_GetDataOutputValue()

# 7.2.4 DMA management functions

DAC\_DMACmd()

# 7.2.5 Interrupts and flags management functions

- DAC\_ITConfig()
- DAC\_GetFlagStatus()
- DAC\_ClearFlag()
- DAC GetITStatus()
- DAC\_ClearITPendingBit()

# 7.2.6 DAC channels configuration

#### 7.2.6.1 **DAC Delnit**

Function Name void DAC\_Delnit (void)

Function Description Deinitializes the DAC peripheral registers to their default reset

values.

Parameters • None.
Return values • None.
Notes • None.

### 7.2.6.2 DAC Init

Function Name void DAC\_Init ( uint32\_t DAC\_Channel, DAC\_InitTypeDef \*

DAC\_InitStruct)

Function Description Initializes the DAC peripheral according to the specified

parameters in the DAC\_InitStruct.

Parameters • DAC\_Channel: the selected DAC channel. This parameter can be:

DAC\_Channel\_1: DAC Channel1 selected
 DAC\_Channel\_2: DAC Channel2 selected

 DAC\_InitStruct: pointer to a DAC\_InitTypeDef structure that contains the configuration information for the specified DAC

channel. None.

Return values

Notes • None.

### 7.2.6.3 DAC StructInit

Function Name void DAC\_StructInit ( DAC\_InitTypeDef \* DAC\_InitStruct)

Function Description Fills each DAC\_InitStruct member with its default value.

DAC\_InitStruct : pointer to a DAC\_InitTypeDef structure which will be initialized.

Return values • None.

Notes • None.

7.2.6.4 DAC\_Cmd

Function Name void DAC Cmd (uint32 t DAC Channel, FunctionalState

NewState)

Function Description Enables or disables the specified DAC channel.

Parameters • DAC\_Channel: The selected DAC channel. This parameter

can be:

- DAC Channel 1: DAC Channel1 selected

164/584 DocID023800 Rev 1

DAC Channel 2: DAC Channel2 selected

 NewState: new state of the DAC channel. This parameter can be: ENABLE or DISABLE.

Return values

**Notes** 

None.

 When the DAC channel is enabled the trigger source can no more be modified.

### 7.2.6.5 DAC\_SoftwareTriggerCmd

Function Name void DAC\_SoftwareTriggerCmd (uint32\_t DAC\_Channel,

FunctionalState NewState)

**Function Description** 

Enables or disables the selected DAC channel software trigger.

**Parameters** 

• **DAC\_Channel**: The selected DAC channel. This parameter can be:

DAC\_Channel\_1: DAC Channel1 selected
 DAC\_Channel\_2: DAC Channel2 selected

• **NewState**: new state of the selected DAC channel software trigger. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 7.2.6.6 DAC\_DualSoftwareTriggerCmd

Function Name void DAC\_DualSoftwareTriggerCmd ( FunctionalState

NewState)

Function Description Enables or disables simultaneously the two DAC channels

software triggers.

Parameters • NewState: new state of the DAC channels software triggers.

This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes 

None.

#### 7.2.6.7 DAC WaveGenerationCmd

Function Name void DAC\_WaveGenerationCmd ( uint32\_t DAC\_Channel, uint32\_t DAC\_Wave, FunctionalState NewState)

Function Description
Parameters

Enables or disables the selected DAC channel wave generation.

- **DAC\_Channel :** The selected DAC channel. This parameter can be:
  - DAC\_Channel\_1: DAC Channel1 selected
     DAC\_Channel\_2: DAC Channel2 selected
- DAC\_Wave: specifies the wave type to enable or disable.
   This parameter can be:
  - DAC\_Wave\_Noise: noise wave generation
     DAC\_Wave\_Triangle: triangle wave generation
- NewState: new state of the selected DAC channel wave generation. This parameter can be: ENABLE or DISABLE.

Return values

• None.

Notes

None.

### 7.2.6.8 DAC SetChannel1Data

Function Name void DAC\_SetChannel1Data ( uint32\_t DAC\_Align, uint16\_t Data)

Da

Function Description

**Parameters** 

Sets the specified data holding register value for DAC channel1.

- DAC\_Align: Specifies the data alignment for DAC channel1.
   This parameter can be:
  - DAC\_Align\_8b\_R: 8bit right data alignment selected
  - DAC\_Align\_12b\_L: 12bit left data alignment selected
  - DAC\_Align\_12b\_R: 12bit right data alignment selected
- Data: Data to be loaded in the selected data holding register.

Return values

None.

Notes

None.

#### 7.2.6.9 DAC SetChannel2Data

Function Name void DAC\_SetChannel2Data ( uint32\_t DAC\_Align, uint16\_t Data)

**Function Description** 

Sets the specified data holding register value for DAC channel2.

**Parameters** 

DAC\_Align: Specifies the data alignment for DAC channel2.
 This parameter can be:

DAC\_Align\_12b\_L: 12bit left data alignment selected

DAC\_Align\_12b\_R: 12bit right data alignment selected

 Data: Data to be loaded in the selected data holding register.

Return values

None.

**Notes** 

None.

### 7.2.6.10 DAC\_SetDualChannelData

Function Name void DAC\_SetDualChannelData ( uint32\_t DAC\_Align, uint16\_t Data2, uint16\_t Data1)

**Function Description** 

Sets the specified data holding register value for dual channel DAC.

Parameters

• **DAC\_Align**: Specifies the data alignment for dual channel DAC. This parameter can be:

DAC\_Align\_8b\_R: 8bit right data alignment selected
 DAC\_Align\_12b\_L: 12bit left data alignment selected

DAC\_Align\_12b\_R: 12bit right data alignment selected
 Data for DAC Channel2 to be loaded in the selected

data holding register.

• **Data1**: Data for DAC Channel1 to be loaded in the selected data holding register.

Return values

None.

Notes

 In dual mode, a unique register access is required to write in both DAC channels at the same time.

### 7.2.6.11 DAC GetDataOutputValue

Function Name
Function Description

uint16\_t DAC\_GetDataOutputValue ( uint32\_t DAC\_Channel)

Returns the last data output value of the selected DAC channel.

• DAC\_Channel: The selected DAC channel. This parameter can be:

DAC\_Channel\_1: DAC Channel1 selected
 DAC\_Channel\_2: DAC Channel2 selected

Return values

**Parameters** 

The selected DAC channel data output value.

**Notes** 

None.

# 7.2.7 DAC management functions

# 7.2.7.1 DAC\_DMACmd

**Function Name** 

void DAC\_DMACmd ( uint32\_t DAC\_Channel, *FunctionalState* NewState)

**Function Description** 

Enables or disables the specified DAC channel DMA request.

Parameters

- **DAC\_Channel**: The selected DAC channel. This parameter can be:
  - DAC\_Channel\_1: DAC Channel1 selected
     DAC Channel 2: DAC Channel2 selected
- NewState: new state of the selected DAC channel DMA request. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

- When enabled DMA1 is generated when an external trigger (EXTI Line9, TIM2, TIM4, TIM5, TIM6, TIM7 or TIM8 but not a software trigger) occurs.
- The DAC channel1 is mapped on DMA1 Stream 5 channel7 which must be already configured.
- The DAC channel2 is mapped on DMA1 Stream 6 channel7 which must be already configured.

### 7.2.8 Interrupts and flags management functions

#### 7.2.8.1 DAC\_ITConfig

Function Name void DAC\_ITConfig ( uint32\_t DAC\_Channel, uint32\_t DAC\_IT, FunctionalState NewState)

**Function Description** 

Enables or disables the specified DAC interrupts.

**Parameters** 

 DAC\_Channel: The selected DAC channel. This parameter can be:

DAC\_Channel\_1: DAC Channel1 selected
 DAC Channel 2: DAC Channel2 selected

DAC\_IT: specifies the DAC interrupt sources to be enabled or disabled. This parameter can be the following values:
 DAC\_IT\_DMAUDR: DMA underrun interrupt mask

**Parameters** 

NewState: new state of the specified DAC interrupts. This
parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

 The DMA underrun occurs when a second external trigger arrives before the acknowledgement for the first external trigger is received (first request).

#### 7.2.8.2 DAC\_GetFlagStatus

Function Name FlagStatus DAC\_GetFlagStatus ( uint32\_t DAC\_Channel, uint32\_t DAC\_FLAG)

Function Description

Checks whether the specified DAC flag is set or not.

Parameters

- DAC\_Channel: The selected DAC channel. This parameter can be:
  - DAC\_Channel\_1: DAC Channel1 selected
     DAC\_Channel\_2: DAC Channel2 selected
- **DAC\_FLAG**: specifies the flag to check. This parameter can be only of the following value:
  - DAC\_FLAG\_DMAUDR : DMA underrun flag

Return values

The new state of DAC\_FLAG (SET or RESET).

Notes

 The DMA underrun occurs when a second external trigger arrives before the acknowledgement for the first external trigger is received (first request).

### 7.2.8.3 DAC\_ClearFlag

**Function Name** 

void DAC\_ClearFlag ( uint32\_t DAC\_Channel, uint32\_t DAC\_FLAG)

**Function Description** 

Clears the DAC channel's pending flags.

**Parameters** 

- DAC\_Channel: The selected DAC channel. This parameter can be:
  - DAC\_Channel\_1: DAC Channel1 selected
     DAC\_Channel\_2: DAC Channel2 selected
- **DAC\_FLAG**: specifies the flag to clear. This parameter can be of the following value:
  - DAC\_FLAG\_DMAUDR: DMA underrun flag

Return values

None.

Notes

None.

# 7.2.8.4 DAC\_GetITStatus

**Function Name** 

ITStatus DAC\_GetITStatus ( uint32\_t DAC\_Channel, uint32\_t DAC\_IT)

**Function Description** 

Parameters

Checks whether the specified DAC interrupt has occurred or not.

- DAC\_Channel: The selected DAC channel. This parameter can be:
  - DAC\_Channel\_1: DAC Channel1 selected
     DAC Channel 2: DAC Channel2 selected
- **DAC\_IT**: specifies the DAC interrupt source to check. This parameter can be the following values:
  - DAC\_IT\_DMAUDR: DMA underrun interrupt mask

Return values

Notes

• The new state of DAC\_IT (SET or RESET).

 The DMA underrun occurs when a second external trigger arrives before the acknowledgement for the first external trigger is received (first request).

### 7.2.8.5 DAC ClearITPendingBit

Function Name void DAC\_ClearITPendingBit ( uint32\_t DAC\_Channel,

uint32\_t DAC\_IT)

Function Description

Clears the DAC channel's interrupt pending bits.

**Parameters** 

 DAC\_Channel: The selected DAC channel. This parameter can be:

DAC\_Channel\_1: DAC Channel1 selected
 DAC\_Channel\_2: DAC Channel2 selected

• DAC\_IT: specifies the DAC interrupt pending bit to clear.

This parameter can be the following values:

DAC\_IT\_DMAUDR: DMA underrun interrupt mask

Return values

None.

**Notes** 

• None.

# 7.3 DAC Firmware driver defines

#### 7.3.1 DAC

DAC

DAC\_Channel\_selection

- #define: DAC\_Channel\_1 ((uint32\_t)0x00000000)
- #define: DAC\_Channel\_2 ((uint32\_t)0x00000010)

#### DAC\_data\_alignement

- #define: DAC\_Align\_12b\_R ((uint32\_t)0x00000000)
- #define: DAC\_Align\_12b\_L ((uint32\_t)0x00000004)
- #define: DAC\_Align\_8b\_R ((uint32\_t)0x00000008)

### DAC\_flags\_definition

• #define: DAC\_FLAG\_DMAUDR ((uint32\_t)0x00002000)

#### DAC\_interrupts\_definition

• #define: DAC\_IT\_DMAUDR ((uint32\_t)0x00002000)

### DAC\_lfsrunmask\_triangleamplitude

- #define: DAC\_LFSRUnmask\_Bit0 ((uint32\_t)0x00000000)
   Unmask DAC channel LFSR bit0 for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits1\_0 ((uint32\_t)0x00000100)
   Unmask DAC channel LFSR bit[1:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits2\_0 ((uint32\_t)0x00000200)
   Unmask DAC channel LFSR bit[2:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits3\_0 ((uint32\_t)0x00000300)
   Unmask DAC channel LFSR bit[3:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits4\_0 ((uint32\_t)0x00000400)
   Unmask DAC channel LFSR bit[4:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits5\_0 ((uint32\_t)0x00000500)
   Unmask DAC channel LFSR bit[5:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits6\_0 ((uint32\_t)0x00000600)
   Unmask DAC channel LFSR bit[6:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits7\_0 ((uint32\_t)0x00000700)
   Unmask DAC channel LFSR bit[7:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits8\_0 ((uint32\_t)0x00000800)
   Unmask DAC channel LFSR bit[8:0] for noise wave generation

- #define: DAC\_LFSRUnmask\_Bits9\_0 ((uint32\_t)0x00000900)
   Unmask DAC channel LFSR bit[9:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits10\_0 ((uint32\_t)0x00000A00)
   Unmask DAC channel LFSR bit[10:0] for noise wave generation
- #define: DAC\_LFSRUnmask\_Bits11\_0 ((uint32\_t)0x00000B00)
   Unmask DAC channel LFSR bit[11:0] for noise wave generation
- #define: DAC\_TriangleAmplitude\_1 ((uint32\_t)0x00000000)
   Select max triangle amplitude of 1
- #define: DAC\_TriangleAmplitude\_3 ((uint32\_t)0x00000100)
  Select max triangle amplitude of 3
- #define: DAC\_TriangleAmplitude\_7 ((uint32\_t)0x00000200)
   Select max triangle amplitude of 7
- #define: DAC\_TriangleAmplitude\_15 ((uint32\_t)0x00000300)
   Select max triangle amplitude of 15
- #define: DAC\_TriangleAmplitude\_31 ((uint32\_t)0x00000400)
  Select max triangle amplitude of 31
- #define: DAC\_TriangleAmplitude\_63 ((uint32\_t)0x00000500)
  Select max triangle amplitude of 63
- #define: DAC\_TriangleAmplitude\_127 ((uint32\_t)0x00000600)
   Select max triangle amplitude of 127
- #define: DAC\_TriangleAmplitude\_255 ((uint32\_t)0x00000700)
   Select max triangle amplitude of 255
- #define: DAC\_TriangleAmplitude\_511 ((uint32\_t)0x00000800)
   Select max triangle amplitude of 511

- #define: DAC\_TriangleAmplitude\_1023 ((uint32\_t)0x00000900)
   Select max triangle amplitude of 1023
- #define: DAC\_TriangleAmplitude\_2047 ((uint32\_t)0x00000A00)
  Select max triangle amplitude of 2047
- #define: DAC\_TriangleAmplitude\_4095 ((uint32\_t)0x00000B00)
   Select max triangle amplitude of 4095

#### DAC\_output\_buffer

- #define: DAC\_OutputBuffer\_Enable ((uint32\_t)0x00000000)
- #define: DAC\_OutputBuffer\_Disable ((uint32\_t)0x00000002)

#### DAC\_trigger\_selection

- #define: DAC\_Trigger\_None ((uint32\_t)0x00000000)
   Conversion is automatic once the DAC1\_DHRxxxx register has been loaded, and not by external trigger
- #define: DAC\_Trigger\_T2\_TRGO ((uint32\_t)0x00000024)
   TIM2 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_T3\_TRGO ((uint32\_t)0x0000000C)
   TIM8 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_T4\_TRGO ((uint32\_t)0x0000002C)
   TIM4 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_T6\_TRGO ((uint32\_t)0x00000004)
   TIM6 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_T7\_TRGO ((uint32\_t)0x00000014)
   TIM7 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_T8\_TRGO ((uint32\_t)0x0000000C)

TIM8 TRGO selected as external conversion trigger for DAC channel

- #define: DAC\_Trigger\_T15\_TRGO ((uint32\_t)0x0000001C)

  TIM15 TRGO selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_Ext\_IT9 ((uint32\_t)0x00000034)

  EXTI Line9 event selected as external conversion trigger for DAC channel
- #define: DAC\_Trigger\_Software ((uint32\_t)0x0000003C)
   Conversion started by software trigger for DAC channel

# DAC\_wave\_generation

- #define: DAC\_WaveGeneration\_None ((uint32\_t)0x00000000)
- #define: DAC\_WaveGeneration\_Noise ((uint32\_t)0x00000040)
- #define: DAC\_WaveGeneration\_Triangle ((uint32\_t)0x00000080)
- #define: DAC\_Wave\_Noise ((uint32\_t)0x00000040)
- #define: DAC\_Wave\_Triangle ((uint32\_t)0x00000080)

# 8 Debug support (DBGMCU)

# 8.1 DBGMCU Firmware driver registers structures

# 8.1.1 DBGMCU\_TypeDef

**DBGMCU\_TypeDef** is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t IDCODE
- \_\_IO uint32\_t CR
- \_\_IO uint32\_t APB1FZ
- \_\_IO uint32\_t APB2FZ

#### **Field Documentation**

- \_\_IO uint32\_t DBGMCU\_TypeDef::IDCODE
- MCU device ID code, Address offset: 0x00
- \_\_IO uint32\_t DBGMCU\_TypeDef::CR
  - Debug MCU configuration register, Address offset: 0x04
- \_\_IO uint32\_t DBGMCU\_TypeDef::APB1FZ
  - Debug MCU APB1 freeze register, Address offset: 0x08
- \_\_IO uint32\_t DBGMCU\_TypeDef::APB2FZ
  - Debug MCU APB2 freeze register, Address offset: 0x0C

# 8.2 DBGMCU Firmware driver API description

The following section lists the various functions of the DBGMCU library.

# 8.2.1 Device and Revision ID management functions

- DBGMCU\_GetREVID()
- DBGMCU GetDEVID()

### 8.2.2 Peripherals Configuration functions

- DBGMCU\_Config()
- DBGMCU\_APB1PeriphConfig()
- DBGMCU\_APB2PeriphConfig()

# 8.2.3 Device and Revision ID management functions

### 8.2.3.1 DBGMCU GetREVID

Function Name uint32\_t DBGMCU\_GetREVID (void)

Function Description Returns the device revision identifier.

Parameters • None.

Return values 
• Device revision identifier

Notes • None.

# 8.2.3.2 DBGMCU\_GetDEVID

Function Name uint32\_t DBGMCU\_GetDEVID (void)

Function Description Returns the device identifier.

Parameters • None.

Return values • Device identifier

Notes • None.

# 8.2.4 Peripherals Configuration functions

### 8.2.4.1 DBGMCU\_Config

Function Name void DBGMCU\_Config (uint32\_t DBGMCU\_Periph,

FunctionalState NewState)

Function Description Configures low power mode behavior when the MCU is in Debug

mode.

• **DBGMCU\_Periph:** specifies the low power mode. This parameter can be any combination of the following values:

 DBGMCU\_SLEEP: Keep debugger connection during SLEEP mode.

 DBGMCU\_STOP: Keep debugger connection during STOP mode.

DBGMCU\_STANDBY: Keep debugger connection

DocID023800 Rev 1 177/584

during STANDBY mode.

 NewState: new state of the specified low power mode in Debug mode. This parameter can be: ENABLE or DISABLE.

Return values

Notes

None.

None.

### 8.2.4.2 DBGMCU APB1PeriphConfig

**Function Name** 

void DBGMCU\_APB1PeriphConfig ( uint32\_t DBGMCU\_Periph, *FunctionalState* NewState)

**Function Description** 

Configures APB1 peripheral behavior when the MCU is in Debug mode.

**Parameters** 

- **DBGMCU\_Periph:** specifies the APB1 peripheral. This parameter can be any combination of the following values:
  - DBGMCU\_TIM2\_STOP: TIM2 counter stopped when Core is halted.
  - DBGMCU\_TIM3\_STOP: TIM3 counter stopped when Core is halted.
  - DBGMCU\_TIM4\_STOP: TIM4 counter stopped when Core is halted.
  - DBGMCU\_TIM6\_STOP: TIM6 counter stopped when Core is halted.
  - DBGMCU\_TIM7\_STOP: TIM7 counter stopped when Core is halted.
  - DBGMCU\_RTC\_STOP: RTC Calendar and Wakeup counter are stopped when Core is halted.
  - DBGMCU\_WWDG\_STOP: Debug WWDG stopped when Core is halted.
  - DBGMCU\_IWDG\_STOP: Debug IWDG stopped when Core is halted.
  - DBGMCU\_I2C1\_SMBUS\_TIMEOUT: I2C1 SMBUS timeout mode stopped when Core is halted.
  - DBGMCU\_I2C2\_SMBUS\_TIMEOUT: I2C2 SMBUS timeout mode stopped when Core is halted.
  - DBGMCU\_CAN1\_STOP: Debug CAN2 stopped when Core is halted.
- **NewState:** new state of the specified APB1 peripheral in Debug mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

### 8.2.4.3 DBGMCU APB2PeriphConfig

Function Name void DBGMCU\_APB2PeriphConfig (uint32\_t

DBGMCU\_Periph, FunctionalState NewState)

Function Description Configures APB2 peripheral behavior when the MCU is in Debug

mode.

Parameters • DBGMCU\_Periph: specifies the APB2 peripheral. This

parameter can be any combination of the following values:

- DBGMCU\_TIM1\_STOP: TIM1 counter stopped when

Core is halted.

 DBGMCU\_TIM8\_STOP: TIM8 counter stopped when Core is halted.

 DBGMCU\_TIM15\_STOP: TIM15 counter stopped when Core is halted.

 DBGMCU\_TIM16\_STOP: TIM16 counter stopped when Core is halted.

 DBGMCU\_TIM17\_STOP: TIM17 counter stopped when Core is halted.

 NewState: new state of the specified APB2 peripheral in Debug mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

### 8.3 DBGMCU Firmware driver defines

#### 8.3.1 DBGMCU

**DBGMCU** 

DBGMCU\_Exported\_Constants

• #define: **DBGMCU SLEEP** ((uint32 t)0x00000001)

• #define: **DBGMCU\_STOP** ((uint32\_t)0x00000002)

#define: DBGMCU\_STANDBY ((uint32\_t)0x00000004)

• #define: **DBGMCU\_TIM2\_STOP** ((uint32\_t)0x00000001)

- #define: **DBGMCU\_TIM3\_STOP** ((uint32\_t)0x00000002)
- #define: **DBGMCU\_TIM4\_STOP** ((uint32\_t)0x00000004)
- #define: **DBGMCU\_TIM6\_STOP** ((uint32\_t)0x00000010)
- #define: **DBGMCU\_TIM7\_STOP** ((uint32\_t)0x00000020)
- #define: **DBGMCU\_RTC\_STOP** ((uint32\_t)0x00000400)
- #define: DBGMCU\_WWDG\_STOP ((uint32\_t)0x00000800)
- #define: **DBGMCU\_IWDG\_STOP** ((uint32\_t)0x00001000)
- #define: **DBGMCU\_I2C1\_SMBUS\_TIMEOUT** ((uint32\_t)0x00200000)
- #define: DBGMCU\_I2C2\_SMBUS\_TIMEOUT ((uint32\_t)0x00400000)
- #define: **DBGMCU\_CAN1\_STOP** ((uint32\_t)0x02000000)
- #define: **DBGMCU\_TIM1\_STOP** ((uint32\_t)0x00000001)
- #define: **DBGMCU\_TIM8\_STOP** ((uint32\_t)0x00000002)

- #define: **DBGMCU\_TIM15\_STOP** ((uint32\_t)0x00000004)
- #define: **DBGMCU\_TIM16\_STOP** ((uint32\_t)0x00000008)
- #define: **DBGMCU\_TIM17\_STOP** ((uint32\_t)0x00000010)

# 9 DMA controller (DMA)

# 9.1 DMA Firmware driver registers structures

# 9.1.1 DMA\_Channel\_TypeDef

DMA\_Channel\_TypeDef is defined in the stm32f30x.h
Data Fields

- \_\_IO uint32\_t CCR
- \_\_IO uint32\_t CNDTR
- IO uint32 t CPAR
- \_\_IO uint32\_t CMAR

#### **Field Documentation**

- \_\_IO uint32\_t DMA\_Channel\_TypeDef::CCR
  - DMA channel x configuration register
- \_\_IO uint32\_t DMA\_Channel\_TypeDef::CNDTR
  - DMA channel x number of data register
- \_\_IO uint32\_t DMA\_Channel\_TypeDef::CPAR
  - DMA channel x peripheral address register
- \_\_IO uint32\_t DMA\_Channel\_TypeDef::CMAR
  - DMA channel x memory address register

# 9.1.2 DMA\_TypeDef

**DMA\_TypeDef** is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t ISR
- \_\_IO uint32\_t IFCR

#### **Field Documentation**

- \_\_IO uint32\_t DMA\_TypeDef::ISR
  - DMA interrupt status register, Address offset: 0x00
- IO uint32 t DMA TypeDef::IFCR
  - DMA interrupt clear flag register, Address offset: 0x04

# 9.1.3 DMA\_InitTypeDef

**DMA\_InitTypeDef** is defined in the stm32f30x\_dma.h

182/584 DocID023800 Rev 1

#### **Data Fields**

- uint32\_t DMA\_PeripheralBaseAddr
- uint32\_t DMA\_MemoryBaseAddr
- uint32 t DMA DIR
- uint16\_t DMA\_BufferSize
- uint32\_t DMA\_PeripheralInc
- uint32\_t DMA\_MemoryInc
- uint32\_t DMA\_PeripheralDataSize
- uint32 t DMA MemoryDataSize
- uint32 t DMA Mode
- uint32\_t DMA\_Priority
- uint32\_t DMA\_M2M

#### **Field Documentation**

- uint32 t DMA InitTypeDef::DMA PeripheralBaseAddr
  - Specifies the peripheral base address for DMAy Channelx.
- uint32\_t DMA\_InitTypeDef::DMA\_MemoryBaseAddr
  - Specifies the memory base address for DMAy Channelx.
- uint32\_t DMA\_InitTypeDef::DMA\_DIR
  - Specifies if the peripheral is the source or destination. This parameter can be a value of *DMA\_data\_transfer\_direction*
- uint16\_t DMA\_InitTypeDef::DMA\_BufferSize
  - Specifies the buffer size, in data unit, of the specified Channel. The data unit is equal to the configuration set in DMA\_PeripheralDataSize or DMA\_MemoryDataSize members depending in the transfer direction.
- uint32\_t DMA\_InitTypeDef::DMA\_PeripheralInc
  - Specifies whether the Peripheral address register is incremented or not. This
    parameter can be a value of *DMA\_peripheral\_incremented\_mode*
- uint32\_t DMA\_InitTypeDef::DMA\_MemoryInc
  - Specifies whether the memory address register is incremented or not. This
    parameter can be a value of DMA\_memory\_incremented\_mode
- uint32\_t DMA\_InitTypeDef::DMA\_PeripheralDataSize
  - Specifies the Peripheral data width. This parameter can be a value of *DMA\_peripheral\_data\_size*
- uint32\_t DMA\_InitTypeDef::DMA\_MemoryDataSize
  - Specifies the Memory data width. This parameter can be a value of DMA\_memory\_data\_size
- uint32 t DMA InitTvpeDef::DMA Mode
  - Specifies the operation mode of the DMAy Channelx. This parameter can be a value of DMA\_circular\_normal\_mode
- uint32 t DMA InitTypeDef::DMA Priority
  - Specifies the software priority for the DMAy Channelx. This parameter can be a value of DMA\_priority\_level
- uint32 t DMA InitTypeDef::DMA M2M
  - Specifies if the DMAy Channelx will be used in memory-to-memory transfer. This
    parameter can be a value of <u>DMA\_memory\_to\_memory</u>

# 9.2 DMA Firmware driver API description

The following section lists the various functions of the DMA library.

#### 9.2.1 How to use this driver

- Enable The DMA controller clock using RCC\_AHBPeriphClockCmd(RCC\_AHBPeriph\_DMA1, ENABLE) function for DMA1 or using RCC\_AHBPeriphClockCmd(RCC\_AHBPeriph\_DMA2, ENABLE) function for DMA2.
- 2. Enable and configure the peripheral to be connected to the DMA channel (except for internal SRAM / FLASH memories: no initialization is necessary).
- For a given Channel, program the Source and Destination addresses, the transfer Direction, the Buffer Size, the Peripheral and Memory Incrementation mode and Data Size, the Circular or Normal mode, the channel transfer Priority and the Memory-to-Memory transfer mode (if needed) using the DMA\_Init() function.
- 4. Enable the NVIC and the corresponding interrupt(s) using the function DMA\_ITConfig() if you need to use DMA interrupts.
- 5. Enable the DMA channel using the DMA\_Cmd() function.
- 6. Activate the needed channel Request using PPP\_DMACmd() function for any PPP peripheral except internal SRAM and FLASH (ie. SPI, USART ...) The function allowing this operation is provided in each PPP peripheral driver (ie. SPI\_DMACmd for SPI peripheral).
- 7. Optionally, you can configure the number of data to be transferred when the channel is disabled (ie. after each Transfer Complete event or when a Transfer Error occurs) using the function DMA\_SetCurrDataCounter(). And you can get the number of remaining data to be transferred using the function DMA\_GetCurrDataCounter() at run time (when the DMA channel is enabled and running).
- 8. To control DMA events you can use one of the following two methods:
  - a. Check on DMA channel flags using the function DMA\_GetFlagStatus().
  - Use DMA interrupts through the function DMA\_ITConfig() at initialization phase and DMA\_GetITStatus() function into interrupt routines in communication phase. After checking on a flag you should clear it using DMA\_ClearFlag() function. And after checking on an interrupt event you should clear it using DMA\_ClearITPendingBit() function.

### 9.2.2 Initialization and Configuration functions

This subsection provides functions allowing to initialize the DMA channel source and destination addresses, incrementation and data sizes, transfer direction, buffer size, circular/normal mode selection, memory-to-memory mode selection and channel priority value.

The DMA\_Init() function follows the DMA configuration procedures as described in reference manual (RM00316).

- DMA\_DeInit()
- DMA\_Init()
- DMA\_StructInit()
- DMA\_Cmd()

#### 9.2.3 Data Counter functions

This subsection provides function allowing to configure and read the buffer size (number of data to be transferred). The DMA data counter can be written only when the DMA channel is disabled (ie. after transfer complete event).

The following function can be used to write the Channel data counter value:

 void DMA\_SetCurrDataCounter(DMA\_Channel\_TypeDef\* DMAy\_Channelx, uint16\_t DataNumber).



It is advised to use this function rather than DMA\_Init() in situations where only the Data buffer needs to be reloaded.

The DMA data counter can be read to indicate the number of remaining transfers for the relative DMA channel. This counter is decremented at the end of each data transfer and when the transfer is complete:

- If Normal mode is selected: the counter is set to 0.
- If Circular mode is selected: the counter is reloaded with the initial value(configured before enabling the DMA channel).

The following function can be used to read the Channel data counter value:

- uint16\_t DMA\_GetCurrDataCounter(DMA\_Channel\_TypeDef\* DMAy\_Channelx).
- DMA SetCurrDataCounter()
- DMA\_GetCurrDataCounter()

# 9.2.4 Interrupts and flags management functions

This subsection provides functions allowing to configure the DMA Interrupt sources and check or clear the flags or pending bits status. The user should identify which mode will be used in his application to manage the DMA controller events: Polling mode or Interrupt mode.

#### **Polling Mode**

Each DMA channel can be managed through 4 event Flags (y : DMA Controller number, x : DMA channel number):

- 1. DMAy\_FLAG\_TCx : to indicate that a Transfer Complete event occurred.
- 2. DMAy FLAG HTx: to indicate that a Half-Transfer Complete event occurred.
- 3. DMAy\_FLAG\_TEx: to indicate that a Transfer Error occurred.
- DMAy\_FLAG\_GLx: to indicate that at least one of the events described above occurred.



Clearing DMAy\_FLAG\_GLx results in clearing all other pending flags of the same channel (DMAy\_FLAG\_TCx, DMAy\_FLAG\_HTx and DMAy\_FLAG\_TEx).

In this Mode it is advised to use the following functions:

FlagStatus DMA\_GetFlagStatus(uint32\_t DMA\_FLAG);

void DMA\_ClearFlag(uint32\_t DMA\_FLAG);

#### **Interrupt Mode**

Each DMA channel can be managed through 4 Interrupts:

- Interrupt Source
  - a. DMA\_IT\_TC: specifies the interrupt source for the Transfer Complete event.
  - b. DMA\_IT\_HT: specifies the interrupt source for the Half-transfer Complete event.
  - c. DMA\_IT\_TE: specifies the interrupt source for the transfer errors event.
  - d. DMA\_IT\_GL: to indicate that at least one of the interrupts described above occurred. Clearing DMA\_IT\_GL interrupt results in clearing all other interrupts of the same channel (DMA\_IT\_TCx, DMA\_IT\_HT and DMA\_IT\_TE).

In this Mode it is advised to use the following functions:

- void DMA\_ITConfig(DMA\_Channel\_TypeDef\* DMAy\_Channelx, uint32\_t DMA\_IT, FunctionalState NewState);
- ITStatus DMA\_GetITStatus(uint32\_t DMA\_IT);
- void DMA\_ClearITPendingBit(uint32\_t DMA\_IT);
- DMA\_ITConfig()
- DMA\_GetFlagStatus()
- DMA\_ClearFlag()
- DMA\_GetITStatus()
- DMA ClearITPendingBit()

# 9.2.5 Initialization and Configuration functions

### 9.2.5.1 **DMA\_Delnit**

| Function Name        | void DMA_DeInit ( <i>DMA_Channel_TypeDef</i> * DMAy_Channelx)                                                                                                  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Deinitializes the DMAy Channelx registers to their default reset values.                                                                                       |
| Parameters           | <ul> <li>DMAy_Channelx: where y can be 1 or 2 to select the DMA<br/>and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select<br/>the DMA Channel.</li> </ul> |
| Return values        | None.                                                                                                                                                          |
| Notes                | None                                                                                                                                                           |

# 9.2.5.2 **DMA\_Init**

Function Name void DMA\_Init ( DMA\_Channel\_TypeDef \* DMAy\_Channelx, DMA\_InitTypeDef \* DMA\_InitStruct)

Function Description Initializes the DMAy Channelx according to the specified

parameters in the DMA\_InitStruct.

**Parameters** 

**DMAy\_Channelx**: where y can be 1 or 2 to select the DMA and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the DMA Channel.

**DMA\_InitStruct**: pointer to a DMA\_InitTypeDef structure that contains the configuration information for the specified

DMA Channel.

Return values

None.

Notes

None.

#### 9.2.5.3 **DMA StructInit**

**Function Name** 

void DMA\_StructInit ( DMA\_InitTypeDef \* DMA\_InitStruct)

**Function Description** 

Fills each DMA\_InitStruct member with its default value.

**Parameters** 

**DMA\_InitStruct**: pointer to a DMA\_InitTypeDef structure which will be initialized.

Return values

None.

**Notes** 

None.

#### 9.2.5.4 DMA Cmd

void DMA\_Cmd ( DMA\_Channel\_TypeDef \* DMAy\_Channelx, **Function Name** 

FunctionalState NewState)

**Function Description** 

Enables or disables the specified DMAy Channelx.

**Parameters** 

**DMAy\_Channelx**: where y can be 1 or 2 to select the DMA

and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select

the DMA Channel.

NewState: new state of the DMAy Channelx. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

### 9.2.6 Data counter functions

# 9.2.6.1 DMA\_SetCurrDataCounter

Function Name void DMA\_SetCurrDataCounter ( DMA\_Channel\_TypeDef \*

DMAy\_Channelx, uint16\_t DataNumber)

Function Description Sets the number of data units in the current DMAy Channelx

transfer.

• DMAy\_Channelx: where y can be 1 or 2 to select the DMA

and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the DMA Channel.

DataNumber: The number of data units in the current DMAy

Channelx transfer.

Notes • This function can only be used when the DMAy\_Channelx is

disabled.

None.

#### 9.2.6.2 DMA GetCurrDataCounter

Return values

Function Name uint16\_t DMA\_GetCurrDataCounter ( DMA\_Channel\_TypeDef \*

DMAy\_Channelx)

Function Description Returns the number of remaining data units in the current DMAy

Channelx transfer.

• DMAy\_Channelx: where y can be 1 or 2 to select the DMA

and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select

the DMA Channel.

Return values • The number of remaining data units in the current DMAy

Channelx transfer.

Notes • None.

#### 9.2.7 Interrupts and flags management functions

#### 9.2.7.1 **DMA ITConfig**

**Function Name** void DMA ITConfig ( DMA Channel TypeDef \*

DMAy\_Channelx, uint32\_t DMA\_IT, FunctionalState

NewState)

**Function Description** 

Enables or disables the specified DMAy Channelx interrupts.

**Parameters** 

- **DMAy\_Channelx**: where y can be 1 or 2 to select the DMA and x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the DMA Channel.
- **DMA\_IT**: specifies the DMA interrupts sources to be enabled or disabled. This parameter can be any combination of the following values:
  - DMA\_IT\_TC: Transfer complete interrupt mask
  - DMA\_IT\_HT: Half transfer interrupt mask
  - **DMA IT TE:** Transfer error interrupt mask
- **NewState:** new state of the specified DMA interrupts. This parameter can be: ENABLE or DISABLE.

Return values

- None.
- **Notes**
- None.

#### 9.2.7.2 DMA\_GetFlagStatus

**Function Name** 

**Function Description** 

**Parameters** 

#### FlagStatus DMA GetFlagStatus (uint32 t DMAy FLAG)

Checks whether the specified DMAy Channelx flag is set or not.

- **DMAy\_FLAG:** specifies the flag to check. This parameter can be one of the following values:
  - **DMA1\_FLAG\_GL1**: DMA1 Channel1 global flag.
  - **DMA1\_FLAG\_TC1**: DMA1 Channel1 transfer complete flag.
  - **DMA1 FLAG HT1:** DMA1 Channel1 half transfer flag.
  - DMA1 FLAG TE1: DMA1 Channel1 transfer error flag.
  - DMA1\_FLAG\_GL2: DMA1 Channel2 global flag.
  - DMA1\_FLAG\_TC2: DMA1 Channel2 transfer complete
  - DMA1\_FLAG\_HT2: DMA1 Channel2 half transfer flag.
  - DMA1\_FLAG\_TE2: DMA1 Channel2 transfer error flag.
  - DMA1\_FLAG\_GL3: DMA1 Channel3 global flag.
  - DMA1\_FLAG\_TC3: DMA1 Channel3 transfer complete flag.

```
DMA1 FLAG TE3: DMA1 Channel3 transfer error flag.
DMA1_FLAG_GL4: DMA1 Channel4 global flag.
DMA1_FLAG_TC4: DMA1 Channel4 transfer complete
DMA1_FLAG_HT4: DMA1 Channel4 half transfer flag.
DMA1_FLAG_TE4: DMA1 Channel4 transfer error flag.
DMA1_FLAG_GL5: DMA1 Channel5 global flag.
DMA1_FLAG_TC5: DMA1 Channel5 transfer complete
DMA1 FLAG HT5: DMA1 Channel5 half transfer flag.
DMA1 FLAG TE5: DMA1 Channel5 transfer error flag.
DMA1_FLAG_GL6: DMA1 Channel6 global flag.
DMA1 FLAG TC6: DMA1 Channel6 transfer complete
flag.
DMA1_FLAG_HT6: DMA1 Channel6 half transfer flag.
DMA1_FLAG_TE6: DMA1 Channel6 transfer error flag.
DMA1 FLAG GL7: DMA1 Channel7 global flag.
DMA1_FLAG_TC7: DMA1 Channel7 transfer complete
DMA1_FLAG_HT7: DMA1 Channel7 half transfer flag.
DMA1 FLAG TE7: DMA1 Channel7 transfer error flag.
DMA2_FLAG_GL1: DMA2 Channel1 global flag.
DMA2_FLAG_TC1: DMA2 Channel1 transfer complete
DMA2 FLAG HT1: DMA2 Channel1 half transfer flag.
DMA2_FLAG_TE1: DMA2 Channel1 transfer error flag.
DMA2_FLAG_GL2: DMA2 Channel2 global flag.
DMA2 FLAG TC2: DMA2 Channel2 transfer complete
flag.
DMA2_FLAG_HT2: DMA2 Channel2 half transfer flag.
DMA2 FLAG TE2: DMA2 Channel2 transfer error flag.
DMA2 FLAG GL3: DMA2 Channel3 global flag.
DMA2_FLAG_TC3: DMA2 Channel3 transfer complete
DMA2_FLAG_HT3: DMA2 Channel3 half transfer flag.
DMA2_FLAG_TE3: DMA2 Channel3 transfer error flag.
DMA2_FLAG_GL4: DMA2 Channel4 global flag.
DMA2_FLAG_TC4: DMA2 Channel4 transfer complete
DMA2 FLAG HT4: DMA2 Channel4 half transfer flag.
DMA2 FLAG TE4: DMA2 Channel4 transfer error flag.
DMA2_FLAG_GL5: DMA2 Channel5 global flag.
DMA2_FLAG_TC5: DMA2 Channel5 transfer complete
DMA2 FLAG HT5: DMA2 Channel5 half transfer flag.
DMA2_FLAG_TE5: DMA2 Channel5 transfer error flag.
```

**DMA1 FLAG HT3:** DMA1 Channel3 half transfer flag.

Return values

**Notes** 

- The new state of DMAy\_FLAG (SET or RESET).
- The Global flag (DMAy\_FLAG\_GLx) is set whenever any of the other flags relative to the same channel is set (Transfer Complete, Half-transfer Complete or Transfer Error flags: DMAy\_FLAG\_TCx, DMAy\_FLAG\_HTx or DMAy\_FLAG\_TEx).

### 9.2.7.3 DMA\_ClearFlag

Function Name

Function Description
Parameters

# void DMA\_ClearFlag ( uint32\_t DMAy\_FLAG)

Clears the DMAy Channelx's pending flags.

- DMAy\_FLAG: specifies the flag to clear. This parameter can be any combination (for the same DMA) of the following values:
  - DMA1\_FLAG\_GL1: DMA1 Channel1 global flag.
  - DMA1\_FLAG\_TC1: DMA1 Channel1 transfer complete flag.
  - DMA1 FLAG HT1: DMA1 Channel1 half transfer flag.
  - DMA1\_FLAG\_TE1: DMA1 Channel1 transfer error flag.
  - DMA1\_FLAG\_GL2: DMA1 Channel2 global flag.
  - DMA1\_FLAG\_TC2: DMA1 Channel2 transfer complete flag.
  - DMA1\_FLAG\_HT2: DMA1 Channel2 half transfer flag.
  - DMA1\_FLAG\_TE2: DMA1 Channel2 transfer error flag.
  - DMA1\_FLAG\_GL3: DMA1 Channel3 global flag.
  - DMA1\_FLAG\_TC3: DMA1 Channel3 transfer complete flag.
  - DMA1\_FLAG\_HT3: DMA1 Channel3 half transfer flag.
  - DMA1\_FLAG\_TE3: DMA1 Channel3 transfer error flag.
  - DMA1 FLAG GL4: DMA1 Channel4 global flag.
  - DMA1\_FLAG\_TC4: DMA1 Channel4 transfer complete flag.
  - DMA1\_FLAG\_HT4: DMA1 Channel4 half transfer flag.
  - DMA1\_FLAG\_TE4: DMA1 Channel4 transfer error flag.
  - DMA1\_FLAG\_GL5: DMA1 Channel5 global flag.
  - DMA1\_FLAG\_TC5: DMA1 Channel5 transfer complete flag.
  - DMA1\_FLAG\_HT5: DMA1 Channel5 half transfer flag.
  - DMA1 FLAG TE5: DMA1 Channel5 transfer error flag.
  - DMA1\_FLAG\_GL6: DMA1 Channel6 global flag.
  - DMA1\_FLAG\_TC6: DMA1 Channel6 transfer complete flag.
  - DMA1\_FLAG\_HT6: DMA1 Channel6 half transfer flag.
  - DMA1\_FLAG\_TE6: DMA1 Channel6 transfer error flag.
  - DMA1 FLAG GL7: DMA1 Channel7 global flag.
  - DMA1\_FLAG\_TC7: DMA1 Channel7 transfer complete flag.
  - DMA1\_FLAG\_HT7: DMA1 Channel7 half transfer flag.
  - DMA1\_FLAG\_TE7: DMA1 Channel7 transfer error flag.
  - DMA2\_FLAG\_GL1: DMA2 Channel1 global flag.
  - DMA2\_FLAG\_TC1: DMA2 Channel1 transfer complete flag.

- DMA2\_FLAG\_HT1: DMA2 Channel1 half transfer flag.
- DMA2\_FLAG\_TE1: DMA2 Channel1 transfer error flag.
- DMA2\_FLAG\_GL2: DMA2 Channel2 global flag.
- DMA2\_FLAG\_TC2: DMA2 Channel2 transfer complete flag.
- DMA2\_FLAG\_HT2: DMA2 Channel2 half transfer flag.
- DMA2\_FLAG\_TE2: DMA2 Channel2 transfer error flag.
- DMA2\_FLAG\_GL3: DMA2 Channel3 global flag.
- DMA2\_FLAG\_TC3: DMA2 Channel3 transfer complete flag.
- DMA2\_FLAG\_HT3: DMA2 Channel3 half transfer flag.
- DMA2\_FLAG\_TE3: DMA2 Channel3 transfer error flag.
- DMA2\_FLAG\_GL4: DMA2 Channel4 global flag.
- DMA2\_FLAG\_TC4: DMA2 Channel4 transfer complete flag.
- DMA2\_FLAG\_HT4: DMA2 Channel4 half transfer flag.
- DMA2\_FLAG\_TE4: DMA2 Channel4 transfer error flag.
- DMA2\_FLAG\_GL5: DMA2 Channel5 global flag.
- DMA2\_FLAG\_TC5: DMA2 Channel5 transfer complete flag.
- DMA2\_FLAG\_HT5: DMA2 Channel5 half transfer flag.
- DMA2\_FLAG\_TE5: DMA2 Channel5 transfer error flag.

#### Return values

**Notes** 

- None.
- Clearing the Global flag (DMAy\_FLAG\_GLx) results in clearing all other flags relative to the same channel (Transfer Complete, Half-transfer Complete and Transfer Error flags: DMAy\_FLAG\_TCx, DMAy\_FLAG\_HTx and DMAy\_FLAG\_TEx).

#### 9.2.7.4 DMA GetITStatus

Function Name

ITStatus DMA GetITStatus (uint32 t DMAy IT)

**Function Description** 

Checks whether the specified DMAy Channelx interrupt has occurred or not.

**Parameters** 

- **DMAy\_IT**: specifies the DMAy interrupt source to check. This parameter can be one of the following values:
  - DMA1\_IT\_GL1: DMA1 Channel1 global interrupt.
  - DMA1\_IT\_TC1: DMA1 Channel1 transfer complete interrupt.
  - DMA1 IT HT1: DMA1 Channel1 half transfer interrupt.
  - DMA1\_IT\_TE1: DMA1 Channel1 transfer error interrupt.
  - DMA1\_IT\_GL2: DMA1 Channel2 global interrupt.
  - DMA1\_IT\_TC2: DMA1 Channel2 transfer complete interrupt.

- DMA1 IT HT2: DMA1 Channel2 half transfer interrupt.
- DMA1\_IT\_TE2: DMA1 Channel2 transfer error interrupt.
- DMA1\_IT\_GL3: DMA1 Channel3 global interrupt.
- DMA1\_IT\_TC3: DMA1 Channel3 transfer complete interrupt.
- DMA1\_IT\_HT3: DMA1 Channel3 half transfer interrupt.
- DMA1\_IT\_TE3: DMA1 Channel3 transfer error interrupt.
- DMA1\_IT\_GL4: DMA1 Channel4 global interrupt.
- DMA1\_IT\_TC4: DMA1 Channel4 transfer complete interrupt.
- DMA1 IT HT4: DMA1 Channel4 half transfer interrupt.
- DMA1\_IT\_TE4: DMA1 Channel4 transfer error interrupt.
- DMA1\_IT\_GL5: DMA1 Channel5 global interrupt.
- DMA1\_IT\_TC5: DMA1 Channel5 transfer complete interrupt.
- DMA1\_IT\_HT5: DMA1 Channel5 half transfer interrupt.
- DMA1\_IT\_TE5: DMA1 Channel5 transfer error interrupt.
- DMA1\_IT\_GL6: DMA1 Channel6 global interrupt.
- DMA1\_IT\_TC6: DMA1 Channel6 transfer complete interrupt.
- DMA1 IT HT6: DMA1 Channel6 half transfer interrupt.
- DMA1\_IT\_TE6: DMA1 Channel6 transfer error interrupt.
- DMA1\_IT\_GL7: DMA1 Channel7 global interrupt.
- DMA1\_IT\_TC7: DMA1 Channel7 transfer complete interrupt.
- DMA1\_IT\_HT7: DMA1 Channel7 half transfer interrupt.
- DMA1\_IT\_TE7: DMA1 Channel7 transfer error interrupt.
- DMA2\_IT\_GL1: DMA2 Channel1 global interrupt.
- DMA2\_IT\_TC1: DMA2 Channel1 transfer complete interrupt.
- DMA2 IT HT1: DMA2 Channel1 half transfer interrupt.
- DMA2\_IT\_TE1: DMA2 Channel1 transfer error interrupt.
- DMA2 IT GL2: DMA2 Channel2 global interrupt.
- DMA2\_IT\_TC2: DMA2 Channel2 transfer complete interrupt
- DMA2 IT HT2: DMA2 Channel2 half transfer interrupt.
- DMA2\_IT\_TE2: DMA2 Channel2 transfer error interrupt.
- DMA2 IT GL3: DMA2 Channel3 global interrupt.
- DMA2\_IT\_TC3: DMA2 Channel3 transfer complete interrupt.
- DMA2\_IT\_HT3: DMA2 Channel3 half transfer interrupt.
- DMA2\_IT\_TE3: DMA2 Channel3 transfer error interrupt.
- DMA2\_IT\_GL4: DMA2 Channel4 global interrupt.
- DMA2\_IT\_TC4: DMA2 Channel4 transfer complete

- interrupt.
- DMA2\_IT\_HT4: DMA2 Channel4 half transfer interrupt.
- DMA2\_IT\_TE4: DMA2 Channel4 transfer error interrupt.
- DMA2\_IT\_GL5: DMA2 Channel5 global interrupt.
- DMA2\_IT\_TC5: DMA2 Channel5 transfer complete interrupt.
- DMA2\_IT\_HT5: DMA2 Channel5 half transfer interrupt.
- DMA2\_IT\_TE5: DMA2 Channel5 transfer error interrupt.

# Return values

Notes

- The new state of DMAy\_IT (SET or RESET).
- The Global interrupt (DMAy\_FLAG\_GLx) is set whenever any
  of the other interrupts relative to the same channel is set
  (Transfer Complete, Half-transfer Complete or Transfer Error
  interrupts: DMAy\_IT\_TCx, DMAy\_IT\_HTx or DMAy\_IT\_TEx).

#### 9.2.7.5 DMA ClearITPendingBit

#### **Function Name**

**Function Description** 

**Parameters** 

#### void DMA\_ClearITPendingBit ( uint32\_t DMAy\_IT)

Clears the DMAy Channelx's interrupt pending bits.

- DMAy\_IT: specifies the DMAy interrupt pending bit to clear.
   This parameter can be any combination (for the same DMA) of the following values:
  - DMA1\_IT\_GL1: DMA1 Channel1 global interrupt.
  - DMA1\_IT\_TC1: DMA1 Channel1 transfer complete interrupt.
  - DMA1\_IT\_HT1: DMA1 Channel1 half transfer interrupt.
  - DMA1\_IT\_TE1: DMA1 Channel1 transfer error interrupt.
  - DMA1\_IT\_GL2: DMA1 Channel2 global interrupt.
  - DMA1\_IT\_TC2: DMA1 Channel2 transfer complete interrupt.
  - DMA1\_IT\_HT2: DMA1 Channel2 half transfer interrupt.
  - DMA1\_IT\_TE2: DMA1 Channel2 transfer error interrupt.
  - DMA1\_IT\_GL3: DMA1 Channel3 global interrupt.
  - DMA1\_IT\_TC3: DMA1 Channel3 transfer complete interrupt.
  - DMA1\_IT\_HT3: DMA1 Channel3 half transfer interrupt.
  - DMA1\_IT\_TE3: DMA1 Channel3 transfer error interrupt.
  - DMA1\_IT\_GL4: DMA1 Channel4 global interrupt.
  - DMA1\_IT\_TC4: DMA1 Channel4 transfer complete interrupt.
  - DMA1 IT HT4: DMA1 Channel4 half transfer interrupt.

- DMA1\_IT\_TE4: DMA1 Channel4 transfer error interrupt.
- DMA1\_IT\_GL5: DMA1 Channel5 global interrupt.
- DMA1\_IT\_TC5: DMA1 Channel5 transfer complete interrupt.
- DMA1\_IT\_HT5: DMA1 Channel5 half transfer interrupt.
- DMA1\_IT\_TE5: DMA1 Channel5 transfer error interrupt.
- DMA1\_IT\_GL6: DMA1 Channel6 global interrupt.
- DMA1\_IT\_TC6: DMA1 Channel6 transfer complete interrupt.
- DMA1\_IT\_HT6: DMA1 Channel6 half transfer interrupt.
- DMA1\_IT\_TE6: DMA1 Channel6 transfer error interrupt.
- DMA1\_IT\_GL7: DMA1 Channel7 global interrupt.
- DMA1\_IT\_TC7: DMA1 Channel7 transfer complete interrupt.
- DMA1\_IT\_HT7: DMA1 Channel7 half transfer interrupt.
- DMA1\_IT\_TE7: DMA1 Channel7 transfer error interrupt.
- DMA2\_IT\_GL1: DMA2 Channel1 global interrupt.
- DMA2\_IT\_TC1: DMA2 Channel1 transfer complete interrupt.
- DMA2\_IT\_HT1: DMA2 Channel1 half transfer interrupt.
- DMA2\_IT\_TE1: DMA2 Channel1 transfer error interrupt.
- DMA2\_IT\_GL2: DMA2 Channel2 global interrupt.
- DMA2\_IT\_TC2: DMA2 Channel2 transfer complete interrupt.
- DMA2\_IT\_HT2: DMA2 Channel2 half transfer interrupt.
- DMA2\_IT\_TE2: DMA2 Channel2 transfer error interrupt.
- DMA2\_IT\_GL3: DMA2 Channel3 global interrupt.
- DMA2\_IT\_TC3: DMA2 Channel3 transfer complete interrupt.
- DMA2 IT HT3: DMA2 Channel3 half transfer interrupt.
- DMA2\_IT\_TE3: DMA2 Channel3 transfer error interrupt.
- DMA2\_IT\_GL4: DMA2 Channel4 global interrupt.
- DMA2\_IT\_TC4: DMA2 Channel4 transfer complete interrupt.
- DMA2\_IT\_HT4: DMA2 Channel4 half transfer interrupt.
- DMA2\_IT\_TE4: DMA2 Channel4 transfer error interrupt.
- DMA2 IT GL5: DMA2 Channel5 global interrupt.
- DMA2\_IT\_TC5: DMA2 Channel5 transfer complete interrupt.
- DMA2 IT HT5: DMA2 Channel5 half transfer interrupt.
- DMA2\_IT\_TE5: DMA2 Channel5 transfer error interrupt.

Return values

Notes

- None.
- Clearing the Global interrupt (DMAy\_IT\_GLx) results in

clearing all other interrupts relative to the same channel (Transfer Complete, Half-transfer Complete and Transfer Error interrupts: DMAy\_IT\_TCx, DMAy\_IT\_HTx and DMAy\_IT\_TEx).

# 9.3 DMA Firmware driver defines

#### 9.3.1 DMA

DMA

#### DMA\_circular\_normal\_mode

- #define: DMA\_Mode\_Normal ((uint32\_t)0x00000000)
- #define: DMA\_Mode\_Circular DMA\_CCR\_CIRC

#### DMA\_data\_transfer\_direction

- #define: DMA\_DIR\_PeripheralSRC ((uint32\_t)0x00000000)
- #define: DMA\_DIR\_PeripheralDST DMA\_CCR\_DIR

### DMA\_flags\_definition

- #define: **DMA1\_FLAG\_GL1** ((uint32\_t)0x0000001)
- #define: **DMA1\_FLAG\_TC1** ((uint32\_t)0x00000002)
- #define: **DMA1\_FLAG\_HT1** ((uint32\_t)0x00000004)
- #define: **DMA1\_FLAG\_TE1** ((uint32\_t)0x00000008)

- #define: **DMA1\_FLAG\_GL2** ((uint32\_t)0x00000010)
- #define: **DMA1\_FLAG\_TC2** ((uint32\_t)0x00000020)
- #define: **DMA1\_FLAG\_HT2** ((uint32\_t)0x00000040)
- #define: DMA1\_FLAG\_TE2 ((uint32\_t)0x00000080)
- #define: DMA1\_FLAG\_GL3 ((uint32\_t)0x00000100)
- #define: **DMA1\_FLAG\_TC3** ((uint32\_t)0x00000200)
- #define: **DMA1\_FLAG\_HT3** ((uint32\_t)0x00000400)
- #define: *DMA1\_FLAG\_TE3* ((uint32\_t)0x00000800)
- #define: **DMA1\_FLAG\_GL4** ((uint32\_t)0x00001000)
- #define: **DMA1\_FLAG\_TC4** ((uint32\_t)0x00002000)
- #define: DMA1\_FLAG\_HT4 ((uint32\_t)0x00004000)
- #define: **DMA1\_FLAG\_TE4** ((uint32\_t)0x00008000)

- #define: **DMA1\_FLAG\_GL5** ((uint32\_t)0x00010000)
- #define: *DMA1\_FLAG\_TC5 ((uint32\_t)0x00020000)*
- #define: **DMA1\_FLAG\_HT5** ((uint32\_t)0x00040000)
- #define: *DMA1\_FLAG\_TE5* ((uint32\_t)0x00080000)
- #define: DMA1\_FLAG\_GL6 ((uint32\_t)0x00100000)
- #define: **DMA1\_FLAG\_TC6** ((uint32\_t)0x00200000)
- #define: **DMA1\_FLAG\_HT6** ((uint32\_t)0x00400000)
- #define: *DMA1\_FLAG\_TE6* ((uint32\_t)0x00800000)
- #define: **DMA1\_FLAG\_GL7** ((uint32\_t)0x01000000)
- #define: DMA1\_FLAG\_TC7 ((uint32\_t)0x02000000)
- #define: **DMA1\_FLAG\_HT7** ((uint32\_t)0x04000000)
- #define: **DMA1\_FLAG\_TE7** ((uint32\_t)0x08000000)

- #define: DMA2\_FLAG\_GL1 ((uint32\_t)0x10000001)
- #define: DMA2\_FLAG\_TC1 ((uint32\_t)0x10000002)
- #define: DMA2\_FLAG\_HT1 ((uint32\_t)0x10000004)
- #define: DMA2\_FLAG\_TE1 ((uint32\_t)0x10000008)
- #define: DMA2\_FLAG\_GL2 ((uint32\_t)0x10000010)
- #define: DMA2\_FLAG\_TC2 ((uint32\_t)0x10000020)
- #define: **DMA2\_FLAG\_HT2** ((uint32\_t)0x10000040)
- #define: DMA2\_FLAG\_TE2 ((uint32\_t)0x10000080)
- #define: DMA2\_FLAG\_GL3 ((uint32\_t)0x10000100)
- #define: DMA2\_FLAG\_TC3 ((uint32\_t)0x10000200)
- #define: DMA2\_FLAG\_HT3 ((uint32\_t)0x10000400)
- #define: *DMA2\_FLAG\_TE3* ((uint32\_t)0x10000800)

- #define: DMA2\_FLAG\_GL4 ((uint32\_t)0x10001000)
- #define: DMA2\_FLAG\_TC4 ((uint32\_t)0x10002000)
- #define: DMA2\_FLAG\_HT4 ((uint32\_t)0x10004000)
- #define: DMA2\_FLAG\_TE4 ((uint32\_t)0x10008000)
- #define: **DMA2\_FLAG\_GL5** ((uint32\_t)0x10010000)
- #define: DMA2\_FLAG\_TC5 ((uint32\_t)0x10020000)
- #define: DMA2\_FLAG\_HT5 ((uint32\_t)0x10040000)
- #define: **DMA2\_FLAG\_TE5** ((uint32\_t)0x10080000)

#### DMA\_interrupts\_definition

- #define: *DMA\_IT\_TC* ((uint32\_t)0x00000002)
- #define: *DMA\_IT\_HT ((uint32\_t)0x00000004)*
- #define: *DMA\_IT\_TE* ((uint32\_t)0x00000008)
- #define: DMA1\_IT\_GL1 ((uint32\_t)0x00000001)

- #define: DMA1\_IT\_TC1 ((uint32\_t)0x00000002)
- #define: DMA1\_IT\_HT1 ((uint32\_t)0x00000004)
- #define: **DMA1\_IT\_TE1** ((uint32\_t)0x00000008)
- #define: **DMA1\_IT\_GL2** ((uint32\_t)0x00000010)
- #define: DMA1\_IT\_TC2 ((uint32\_t)0x00000020)
- #define: **DMA1\_IT\_HT2** ((uint32\_t)0x00000040)
- #define: *DMA1\_IT\_TE2* ((uint32\_t)0x00000080)
- #define: DMA1\_IT\_GL3 ((uint32\_t)0x00000100)
- #define: DMA1\_IT\_TC3 ((uint32\_t)0x00000200)
- #define: DMA1\_IT\_HT3 ((uint32\_t)0x00000400)
- #define: **DMA1\_IT\_TE3** ((uint32\_t)0x00000800)
- #define: DMA1\_IT\_GL4 ((uint32\_t)0x00001000)

- #define: **DMA1\_IT\_TC4** ((uint32\_t)0x00002000)
- #define: DMA1\_IT\_HT4 ((uint32\_t)0x00004000)
- #define: **DMA1\_IT\_TE4** ((uint32\_t)0x00008000)
- #define: DMA1\_IT\_GL5 ((uint32\_t)0x00010000)
- #define: *DMA1\_IT\_TC5 ((uint32\_t)0x00020000)*
- #define: **DMA1\_IT\_HT5** ((uint32\_t)0x00040000)
- #define: *DMA1\_IT\_TE5* ((uint32\_t)0x00080000)
- #define: DMA1\_IT\_GL6 ((uint32\_t)0x00100000)
- #define: *DMA1\_IT\_TC6 ((uint32\_t)0x00200000)*
- #define: DMA1\_IT\_HT6 ((uint32\_t)0x00400000)
- #define: **DMA1\_IT\_TE6** ((uint32\_t)0x00800000)
- #define: DMA1\_IT\_GL7 ((uint32\_t)0x01000000)

- #define: **DMA1\_IT\_TC7** ((uint32\_t)0x02000000)
- #define: DMA1\_IT\_HT7 ((uint32\_t)0x04000000)
- #define: **DMA1\_IT\_TE7** ((uint32\_t)0x08000000)
- #define: **DMA2\_IT\_GL1** ((uint32\_t)0x10000001)
- #define: DMA2\_IT\_TC1 ((uint32\_t)0x10000002)
- #define: DMA2\_IT\_HT1 ((uint32\_t)0x10000004)
- #define: DMA2\_IT\_TE1 ((uint32\_t)0x10000008)
- #define: DMA2\_IT\_GL2 ((uint32\_t)0x10000010)
- #define: DMA2\_IT\_TC2 ((uint32\_t)0x10000020)
- #define: DMA2\_IT\_HT2 ((uint32\_t)0x10000040)
- #define: **DMA2\_IT\_TE2** ((uint32\_t)0x10000080)
- #define: DMA2\_IT\_GL3 ((uint32\_t)0x10000100)

- #define: DMA2\_IT\_TC3 ((uint32\_t)0x10000200)
- #define: DMA2\_IT\_HT3 ((uint32\_t)0x10000400)
- #define: **DMA2\_IT\_TE3** ((uint32\_t)0x10000800)
- #define: **DMA2\_IT\_GL4** ((uint32\_t)0x10001000)
- #define: DMA2\_IT\_TC4 ((uint32\_t)0x10002000)
- #define: DMA2\_IT\_HT4 ((uint32\_t)0x10004000)
- #define: DMA2\_IT\_TE4 ((uint32\_t)0x10008000)
- #define: DMA2\_IT\_GL5 ((uint32\_t)0x10010000)
- #define: DMA2\_IT\_TC5 ((uint32\_t)0x10020000)
- #define: DMA2\_IT\_HT5 ((uint32\_t)0x10040000)
- #define: DMA2\_IT\_TE5 ((uint32\_t)0x10080000)

DMA\_memory\_data\_size

- #define: DMA\_MemoryDataSize\_Byte ((uint32\_t)0x00000000)
- #define: DMA\_MemoryDataSize\_HalfWord DMA\_CCR\_MSIZE\_0
- #define: DMA\_MemoryDataSize\_Word DMA\_CCR\_MSIZE\_1

### DMA\_memory\_incremented\_mode

- #define: DMA\_MemoryInc\_Disable ((uint32\_t)0x00000000)
- #define: DMA\_MemoryInc\_Enable DMA\_CCR\_MINC

#### DMA\_memory\_to\_memory

- #define: *DMA\_M2M\_Disable* ((uint32\_t)0x00000000)
- #define: **DMA\_M2M\_Enable DMA\_CCR\_MEM2MEM**

#### DMA\_peripheral\_data\_size

- #define: DMA\_PeripheralDataSize\_Byte ((uint32\_t)0x00000000)
- #define: DMA\_PeripheralDataSize\_HalfWord DMA\_CCR\_PSIZE\_0
- #define: DMA\_PeripheralDataSize\_Word DMA\_CCR\_PSIZE\_1

#### DMA\_peripheral\_incremented\_mode

• #define: DMA\_PeripheralInc\_Disable ((uint32\_t)0x00000000)

• #define: DMA\_PeripheralInc\_Enable DMA\_CCR\_PINC

### DMA\_priority\_level

#define: DMA\_Priority\_VeryHigh DMA\_CCR\_PL

• #define: DMA\_Priority\_High DMA\_CCR\_PL\_1

• #define: **DMA\_Priority\_Medium DMA\_CCR\_PL\_0** 

• #define: *DMA\_Priority\_Low ((uint32\_t)0x00000000)* 

# 10 External interrupt/event controller (EXTI)

# 10.1 EXTI Firmware driver registers structures

# 10.1.1 EXTI\_TypeDef

EXTI\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t IMR
- \_\_IO uint32\_t EMR
- IO uint32 t RTSR
- \_\_IO uint32\_t FTSR
- \_\_IO uint32\_t SWIER
- IO uint32 t PR
- uint32 t RESERVED1
- uint32\_t RESERVED2
- IO uint32 t IMR2
- \_\_IO uint32\_t EMR2
- \_\_IO uint32\_t RTSR2
- \_\_IO uint32\_t FTSR2
- \_\_IO uint32\_t SWIER2
- \_\_IO uint32\_t PR2

#### **Field Documentation**

- \_\_IO uint32\_t EXTI\_TypeDef::IMR
  - EXTI Interrupt mask register, Address offset: 0x00
- \_\_IO uint32\_t EXTI\_TypeDef::EMR
  - EXTI Event mask register, Address offset: 0x04
- \_\_IO uint32\_t EXTI\_TypeDef::RTSR
  - EXTI Rising trigger selection register, Address offset: 0x08
- \_\_IO uint32\_t EXTI\_TypeDef::FTSR
  - EXTI Falling trigger selection register, Address offset: 0x0C
- \_\_IO uint32\_t EXTI\_TypeDef::SWIER
  - EXTI Software interrupt event register, Address offset: 0x10
- \_\_IO uint32\_t EXTI\_TypeDef::PR
  - EXTI Pending register, Address offset: 0x14
- uint32\_t EXTI\_TypeDef::RESERVED1
  - Reserved, 0x18
- uint32\_t EXTI\_TypeDef::RESERVED2
  - Reserved, 0x1C
- \_\_IO uint32\_t EXTI\_TypeDef::IMR2
  - EXTI Interrupt mask register, Address offset: 0x20
- \_\_IO uint32\_t EXTI\_TypeDef::EMR2
  - EXTI Event mask register, Address offset: 0x24
- \_\_IO uint32\_t EXTI\_TypeDef::RTSR2
  - EXTI Rising trigger selection register, Address offset: 0x28

- IO uint32 t EXTI TypeDef::FTSR2
  - EXTI Falling trigger selection register, Address offset: 0x2C
- \_\_IO uint32\_t EXTI\_TypeDef::SWIER2
  - EXTI Software interrupt event register, Address offset: 0x30
- \_\_IO uint32\_t EXTI\_TypeDef::PR2
  - EXTI Pending register, Address offset: 0x34

# 10.1.2 EXTI\_InitTypeDef

EXTI InitTypeDef is defined in the stm32f30x exti.h

**Data Fields** 

- uint32\_t EXTI\_Line
- EXTIMode TypeDef EXTI Mode
- EXTITrigger TypeDef EXTI Trigger
- FunctionalState EXTI LineCmd

#### **Field Documentation**

- uint32\_t EXTI\_InitTypeDef::EXTI\_Line
  - Specifies the EXTI lines to be enabled or disabled. This parameter can be any combination of EXTI\_Lines
- EXTIMode\_TypeDef EXTI\_InitTypeDef::EXTI\_Mode
  - Specifies the mode for the EXTI lines. This parameter can be a value of EXTIMode\_TypeDef
- EXTITrigger\_TypeDef EXTI\_InitTypeDef::EXTI\_Trigger
  - Specifies the trigger signal active edge for the EXTI lines. This parameter can be a value of EXTITrigger\_TypeDef
- FunctionalState EXTI\_InitTypeDef::EXTI\_LineCmd
  - Specifies the new state of the selected EXTI lines. This parameter can be set either to ENABLE or DISABLE

# 10.2 EXTI Firmware driver API description

The following section lists the various functions of the EXTI library.

#### 10.2.1 EXTI features

External interrupt/event lines are mapped as following:

- All available GPIO pins are connected to the 16 external interrupt/event lines from EXTI0 to EXTI15.
- 2. EXTI line 16 is connected to the PVD output
- 3. EXTI line 17 is connected to the RTC Alarm event
- 4. EXTI line 18 is connected to USB Device wakeup event
- 5. EXTI line 19 is connected to the RTC Tamper and TimeStamp events
- 6. EXTI line 20 is connected to the RTC wakeup event
- 7. EXTI line 21 is connected to the Comparator 1 wakeup event

- 8. EXTI line 22 is connected to the Comparator 2 wakeup event
- 9. EXTI line 23 is connected to the I2C1 wakeup event
- 10. EXTI line 24 is connected to the I2C2 wakeup event
- 11. EXTI line 25 is connected to the USART1 wakeup event
- 12. EXTI line 26 is connected to the USART2 wakeup event
- 13. EXTI line 27 is reserved
- 14. EXTI line 28 is connected to the USART3 wakeup event
- 15. EXTI line 29 is connected to the Comparator 3 event
- 16. EXTI line 30 is connected to the Comparator 4 event
- 17. EXTI line 31 is connected to the Comparator 5 event
- 18. EXTI line 32 is connected to the Comparator 6 event
- 19. EXTI line 33 is connected to the Comparator 7 event
- 20. EXTI line 34 is connected for thr UART4 wakeup event
- 21. EXTI line 35 is connected for the UART5 wakeup event

#### 10.2.2 How to use this driver

In order to use an I/O pin as an external interrupt source, follow steps below:

- Configure the I/O in input mode using GPIO\_Init().
- 2. Select the input source pin for the EXTI line using SYSCFG EXTILINECONFIG().
- 3. Select the mode(interrupt, event) and configure the trigger selection (Rising, falling or both) using EXTI\_Init(). For the internal interrupt, the trigger selection is not needed (the active edge is always the rising one).
- 4. Configure NVIC IRQ channel mapped to the EXTI line using NVIC\_Init().
- 5. Optionally, you can generate a software interrupt using the function EXTI GenerateSWInterrupt().



SYSCFG APB clock must be enabled to get write access to SYSCFG\_EXTICRx registers using RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_SYSCFG, ENABLE);

# 10.2.3 Initialization and Configuration functions

- EXTI\_DeInit()
- EXTI Init()
- EXTI StructInit()
- EXTI\_GenerateSWInterrupt()

## 10.2.4 Interrupts and flags management functions

This section provides functions allowing to configure the EXTI Interrupts sources and check or clear the flags or pending bits status.

- EXTI\_GetFlagStatus()
- EXTI\_ClearFlag()
- EXTI\_GetITStatus()
- EXTI\_ClearITPendingBit()

**57** 

#### 10.2.5 **Initialization and Configuration functions**

#### 10.2.5.1 **EXTI Delnit**

**Function Name** void EXTI\_Delnit (void)

Deinitializes the EXTI peripheral registers to their default reset **Function Description** 

values.

**Parameters** None.

Return values None.

**Notes** None.

#### 10.2.5.2 **EXTI\_Init**

**Function Name** void EXTI\_Init ( EXTI\_InitTypeDef \* EXTI\_InitStruct)

Initializes the EXTI peripheral according to the specified **Function Description** 

parameters in the EXTI InitStruct.

**Parameters EXTI\_InitStruct**: pointer to a EXTI\_InitTypeDef structure

that contains the configuration information for the EXTI

peripheral.

Return values None.

Notes None.

#### **EXTI\_StructInit** 10.2.5.3

**Function Name** void EXTI\_StructInit ( EXTI\_InitTypeDef \* EXTI\_InitStruct)

**Function Description** 

Fills each EXTI\_InitStruct member with its reset value.

**Parameters EXTI\_InitStruct**: pointer to a EXTI\_InitTypeDef structure which will be initialized.

Return values None.

Notes None.

### 10.2.5.4 EXTI\_GenerateSWInterrupt

**Function Name** 

void EXTI\_GenerateSWInterrupt ( uint32\_t EXTI\_Line)

**Function Description** 

Generates a Software interrupt on selected EXTI line.

**Parameters** 

 EXTI\_Line: specifies the EXTI line on which the software interrupt will be generated. This parameter can be any combination of EXTI\_Linex where x can be (0..20).

Return values

None.

Notes

None.

# 10.2.6 Interrupts and flags management functions

# 10.2.6.1 EXTI\_GetFlagStatus

**Function Name** 

FlagStatus EXTI\_GetFlagStatus ( uint32\_t EXTI\_Line)

**Function Description** 

Checks whether the specified EXTI line flag is set or not.

**Parameters** 

• **EXTI\_Line**: specifies the EXTI line flag to check. This parameter can be any combination of EXTI\_Linex where x can be (0..20).

Return values

The new state of EXTI\_Line (SET or RESET).

Notes

None.

# 10.2.6.2 EXTI\_ClearFlag

**Function Name** 

void EXTI\_ClearFlag ( uint32\_t EXTI\_Line)

**Function Description** 

Clears the EXTI's line pending flags.

**Parameters** 

• **EXTI\_Line**: specifies the EXTI lines flags to clear. This parameter can be any combination of EXTI\_Linex where x can be (0..20).

47/

DocID023800 Rev 1

211/584

Return values

- None.
- Notes
- None.

## 10.2.6.3 EXTI\_GetITStatus

Function Name ITStatus EXTI\_GetITStatus ( uint32\_t EXTI\_Line)

**Function Description** 

Checks whether the specified EXTI line is asserted or not.

Parameters

• **EXTI\_Line**: specifies the EXTI line to check. This parameter can be any combination of EXTI\_Linex where x can be

(0..20).

Return values

The new state of EXTI\_Line (SET or RESET).

Notes

None.

# 10.2.6.4 EXTI\_ClearITPendingBit

Function Name void EXTI\_ClearITPendingBit ( uint32\_t EXTI\_Line)

**Function Description** 

Clears the EXTI's line pending bits.

**Parameters** 

• **EXTI\_Line**: specifies the EXTI lines to clear. This parameter can be any combination of EXTI\_Linex where x can be

(0..20).

Return values

None.

Notes

None.

### 10.3 EXTI Firmware driver defines

## 10.3.1 EXTI

**EXTI** 

EXTI\_Lines

• #define: *EXTI\_Line0* ((uint32\_t)0x00)

External interrupt line 0

• #define: **EXTI\_Line1** ((uint32\_t)0x01)

External interrupt line 1

#define: EXTI\_Line2 ((uint32\_t)0x02)

External interrupt line 2

#define: EXTI\_Line3 ((uint32\_t)0x03)

External interrupt line 3

#define: EXTI\_Line4 ((uint32\_t)0x04)

External interrupt line 4

#define: EXTI\_Line5 ((uint32\_t)0x05)

External interrupt line 5

#define: EXTI\_Line6 ((uint32\_t)0x06)

External interrupt line 6

#define: EXTI\_Line7 ((uint32\_t)0x07)

External interrupt line 7

#define: EXTI\_Line8 ((uint32\_t)0x08)

External interrupt line 8

#define: EXTI\_Line9 ((uint32\_t)0x09)

External interrupt line 9

#define: EXTI\_Line10 ((uint32\_t)0x0A)

External interrupt line 10

#define: EXTI\_Line11 ((uint32\_t)0x0B)

External interrupt line 11

#define: EXTI\_Line12 ((uint32\_t)0x0C)

External interrupt line 12

#define: EXTI\_Line13 ((uint32\_t)0x0D)

External interrupt line 13

#define: EXTI\_Line14 ((uint32\_t)0x0E)

External interrupt line 14

• #define: *EXTI\_Line15* ((uint32\_t)0x0F)

External interrupt line 15

• #define: **EXTI\_Line16** ((uint32\_t)0x10)

External interrupt line 16 Connected to the PVD Output

#define: EXTI\_Line17 ((uint32\_t)0x11)

Internal interrupt line 17 Connected to the RTC Alarm event

#define: EXTI\_Line18 ((uint32\_t)0x12)

Internal interrupt line 18 Connected to the USB Device Wakeup from suspend event

#define: EXTI\_Line19 ((uint32\_t)0x13)

Internal interrupt line 19 Connected to the RTC Tamper and Time Stamp events

#define: EXTI\_Line20 ((uint32\_t)0x14)

Internal interrupt line 20 Connected to the RTC wakeup event

#define: EXTI\_Line21 ((uint32\_t)0x15)

Internal interrupt line 21 Connected to the Comparator 1 event

#define: EXTI\_Line22 ((uint32\_t)0x16)

Internal interrupt line 22 Connected to the Comparator 2 event

#define: EXTI\_Line23 ((uint32\_t)0x17)

Internal interrupt line 23 Connected to the I2C1 wakeup event

#define: EXTI\_Line24 ((uint32\_t)0x18)

Internal interrupt line 24 Connected to the I2C2 wakeup event

• #define: *EXTI\_Line25* ((uint32\_t)0x19)

Internal interrupt line 25 Connected to the USART1 wakeup event

#define: EXTI\_Line26 ((uint32\_t)0x1A)

Internal interrupt line 26 Connected to the USART2 wakeup event

#define: EXTI\_Line27 ((uint32\_t)0x1B)

Internal interrupt line 27 reserved

• #define: EXTI\_Line28 ((uint32\_t)0x1C)

Internal interrupt line 28 Connected to the USART3 wakeup event

#define: EXTI\_Line29 ((uint32\_t)0x1D)

Internal interrupt line 29 Connected to the Comparator 3 event

#define: EXTI\_Line30 ((uint32\_t)0x1E)

Internal interrupt line 30 Connected to the Comparator 4 event

#define: EXTI\_Line31 ((uint32\_t)0x1F)

Internal interrupt line 31 Connected to the Comparator 5 event

• #define: EXTI\_Line32 ((uint32\_t)0x20)

Internal interrupt line 32 Connected to the Comparator 6 event

#define: EXTI\_Line33 ((uint32\_t)0x21)

Internal interrupt line 33 Connected to the Comparator 7 event

#define: EXTI\_Line34 ((uint32\_t)0x22)

Internal interrupt line 34 Connected to the USART4 wakeup event

#define: EXTI\_Line35 ((uint32\_t)0x23)

Internal interrupt line 35 Connected to the USART5 wakeup event

# 11 FLASH Memory (FLASH)

# 11.1 FLASH Firmware driver registers structures

# 11.1.1 FLASH\_TypeDef

FLASH\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t ACR
- \_\_IO uint32\_t KEYR
- IO uint32 t OPTKEYR
- \_\_IO uint32\_t SR
- \_\_IO uint32\_t CR
- IO uint32 t AR
- uint32 t RESERVED
- \_\_IO uint32\_t OBR
- \_\_IO uint32\_t WRPR

#### **Field Documentation**

- \_\_IO uint32\_t FLASH\_TypeDef::ACR
  - FLASH access control register, Address offset: 0x00
- IO uint32 t FLASH TypeDef::KEYR
  - FLASH key register, Address offset: 0x04
- \_\_IO uint32\_t FLASH\_TypeDef::OPTKEYR
  - FLASH option key register, Address offset: 0x08
- \_\_IO uint32\_t FLASH\_TypeDef::SR
  - FLASH status register, Address offset: 0x0C
- \_\_IO uint32\_t FLASH\_TypeDef::CR
  - FLASH control register, Address offset: 0x10
- \_\_IO uint32\_t FLASH\_TypeDef::AR
  - FLASH address register, Address offset: 0x14
- uint32\_t FLASH\_TypeDef::RESERVED
  - Reserved, 0x18
- IO uint32 t FLASH TypeDef::OBR
  - FLASH Option byte register, Address offset: 0x1C
- \_\_IO uint32\_t FLASH\_TypeDef::WRPR
  - FLASH Write register, Address offset: 0x20

# 11.1.2 OB\_TypeDef

**OB** TypeDef is defined in the stm32f30x.h

**Data Fields** 

- IO uint16 t RDP
- IO uint16 t USER
- uint16 t RESERVED0
- uint16 t RESERVED1
- \_\_IO uint16\_t WRP0
- \_\_IO uint16\_t WRP1
- \_\_IO uint16\_t WRP2\_\_IO uint16\_t WRP3

# Field Documentation

- \_\_IO uint16\_t OB\_TypeDef::RDP
  - FLASH option byte Read protection, Address offset: 0x00
- IO uint16 t OB TypeDef::USER
  - FLASH option byte user options, Address offset: 0x02
- uint16\_t OB\_TypeDef::RESERVED0
  - Reserved, 0x04
- uint16 t OB TypeDef::RESERVED1
  - Reserved, 0x06
- IO uint16 t OB TypeDef::WRP0
  - FLASH option byte write protection 0, Address offset: 0x08
- \_\_IO uint16\_t OB\_TypeDef::WRP1
  - FLASH option byte write protection 1, Address offset: 0x0C
- \_\_IO uint16\_t OB\_TypeDef::WRP2
  - FLASH option byte write protection 2, Address offset: 0x10
- \_\_IO uint16\_t OB\_TypeDef::WRP3
  - FLASH option byte write protection 3, Address offset: 0x12

# 11.2 FLASH Firmware driver API description

The following section lists the various functions of the FLASH library.

### 11.2.1 How to use this driver

This driver provides functions to configure and program the FLASH memory of all STM32F30x devices. These functions are split in 4 groups:

- FLASH Interface configuration functions: this group includes the management of following features:
  - Set the latency.
  - Enable/Disable the Half Cycle Access.
  - Enable/Disable the prefetch buffer.
- 2. FLASH Memory Programming functions: this group includes all needed functions to erase and program the main memory:
  - Lock and Unlock the FLASH interface.
  - Erase function: Erase page, erase all pages.
  - Program functions: Half Word and Word write.
- 3. FLASH Option Bytes Programming functions: this group includes all needed functions to manage the Option Bytes:
  - Lock and Unlock the Flash Option bytes.

- Launch the Option Bytes loader
- Erase the Option Bytes
- Set/Reset the write protection
- Set the Read protection Level
- Program the user option Bytes
- Set/Reset the BOOT1 bit
- Enable/Disable the VDDA Analog Monitoring
- Enable/Disable the SRAM parity
- Get the user option bytes
- Get the Write protection
- Get the read protection status
- 4. FLASH Interrupts and flags management functions: this group includes all needed functions to:
  - Enable/Disable the FLASH interrupt sources.
  - Get flags status.
  - Clear flags.
  - Get FLASH operation status.
  - Wait for last FLASH operation.

# 11.2.2 FLASH Interface configuration functions

This group includes the following functions:

- void FLASH\_SetLatency(uint32\_t FLASH\_Latency);
- void FLASH\_HalfCycleAccessCmd(uint32\_t FLASH\_HalfCycleAccess);
- void FLASH PrefetchBufferCmd(FunctionalState NewState);

The unlock sequence is not needed for these functions.

- FLASH\_SetLatency()
- FLASH\_HalfCycleAccessCmd()
- FLASH\_PrefetchBufferCmd()

### 11.2.3 FLASH Memory Programming functions

This group includes the following functions:

- void FLASH\_Unlock(void);
- void FLASH\_Lock(void);
- FLASH\_Status FLASH\_ErasePage(uint32\_t Page\_Address);
- FLASH\_Status FLASH\_EraseAllPages(void);
- FLASH\_Status FLASH\_ProgramWord(uint32\_t Address, uint32\_t Data);
- FLASH Status FLASH ProgramHalfWord(uint32 t Address, uint16 t Data);

Any operation of erase or program should follow these steps:

- 1. Call the FLASH\_Unlock() function to enable the FLASH control register program memory access.
- 2. Call the desired function to erase page or program data.
- 3. Call the FLASH\_Lock() function to disable the FLASH control register access (recommended to protect the FLASH memory against possible unwanted operation).
- FLASH\_Unlock()
- FLASH\_Lock()
- FLASH\_ErasePage()

- FLASH EraseAllPages()
- FLASH ProgramWord()
- FLASH ProgramHalfWord()

# 11.2.4 Option Bytes Programming functions

This group includes the following functions:

- void FLASH OB Unlock(void);
- void FLASH\_OB\_Lock(void);
- void FLASH OB Erase(void);
- FLASH\_Status FLASH\_OB\_WRPConfig(uint32\_t OB\_WRP, FunctionalState NewState);
- FLASH\_Status FLASH\_OB\_RDPConfig(uint8\_t OB\_RDP);
- FLASH\_Status FLASH\_OB\_UserConfig(uint8\_t OB\_IWDG, uint8\_t OB\_STOP, uint8\_t OB\_STDBY);
- FLASH\_Status FLASH\_OB\_BOOTConfig(uint8\_t OB\_BOOT1);
- FLASH Status FLASH OB VDDAConfig(uint8 t OB VDDA ANALOG);
- FLASH\_Status FLASH\_OB\_SRMParityConfig(uint8\_t OB\_SRAM\_Parity);
- FLASH\_Status FLASH\_OB\_WriteUser(uint8\_t OB\_USER);
- FLASH\_Status FLASH\_OB\_Launch(void);
- uint32\_t FLASH\_OB\_GetUser(void);
- uint8\_t FLASH\_OB\_GetWRP(void);
- uint8\_t FLASH\_OB\_GetRDP(void);

Any operation of erase or program should follow these steps:

- Call the FLASH\_OB\_Unlock() function to enable the FLASH option control register access.
- 2. Call one or several functions to program the desired Option Bytes:
  - void FLASH\_OB\_WRPConfig(uint32\_t OB\_WRP, FunctionalState NewState); => to Enable/Disable the desired sector write protection.
  - FLASH\_Status FLASH\_OB\_RDPConfig(uint8\_t OB\_RDP) => to set the desired read Protection Level.
  - FLASH\_Status FLASH\_OB\_UserConfig(uint8\_t OB\_IWDG, uint8\_t OB\_STOP, uint8\_t OB\_STDBY); => to configure the user Option Bytes.
  - FLASH\_Status FLASH\_OB\_BOOTConfig(uint8\_t OB\_BOOT1); => to set the boot1 mode
  - FLASH\_Status FLASH\_OB\_VDDAConfig(uint8\_t OB\_VDDA\_ANALOG); => to Enable/Disable the VDDA monotoring.
  - FLASH\_Status FLASH\_OB\_SRMParityConfig(uint8\_t OB\_SRAM\_Parity); => to Enable/Disable the SRAM Parity check.
  - FLASH\_Status FLASH\_OB\_WriteUser(uint8\_t OB\_USER); => to write all user option bytes: OB\_IWDG, OB\_STOP, OB\_STDBY, OB\_BOOT1, OB\_VDDA\_ANALOG and OB\_VDD\_SD12.
- 3. Once all needed Option Bytes to be programmed are correctly written, call the FLASH\_OB\_Launch() function to launch the Option Bytes programming process. (#@) When changing the IWDG mode from HW to SW or from SW to HW, a system reset is needed to make the change effective.
- Call the FLASH\_OB\_Lock() function to disable the FLASH option control register access (recommended to protect the Option Bytes against possible unwanted operations).
- FLASH\_OB\_Unlock()
- FLASH\_OB\_Lock()

- FLASH\_OB\_Launch()
- FLASH\_OB\_Erase()
- FLASH\_OB\_EnableWRP()
- FLASH\_OB\_RDPConfig()
- FLASH\_OB\_UserConfig()
- FLASH\_OB\_BOOTConfig()
- FLASH\_OB\_VDDAConfig()
- FLASH\_OB\_SRAMParityConfig()
- FLASH\_OB\_WriteUser()
- FLASH\_ProgramOptionByteData()
- FLASH\_OB\_GetUser()
- FLASH\_OB\_GetWRP()
- FLASH\_OB\_GetRDP()

# 11.2.5 Interrupts and flags management functions

- FLASH\_ITConfig()
- FLASH\_GetFlagStatus()
- FLASH ClearFlag()
- FLASH\_GetStatus()
- FLASH\_WaitForLastOperation()

# 11.2.6 FLASH Interface configuration functions

### 11.2.6.1 FLASH\_SetLatency

Function Name void FLASH\_SetLatency ( uint32\_t FLASH\_Latency)

**Function Description** 

Sets the code latency value.

Parameters

- **FLASH\_Latency:** specifies the FLASH Latency value. This parameter can be one of the following values:
  - FLASH\_Latency\_0: FLASH Zero Latency cycle
  - FLASH\_Latency\_1: FLASH One Latency cycle
  - FLASH\_Latency\_2: FLASH Two Latency cycles

Return values

- None.
- Notes
- None.

### 11.2.6.2 FLASH\_HalfCycleAccessCmd

Function Name void FLASH\_HalfCycleAccessCmd ( FunctionalState

NewState)

**Function Description** 

Enables or disables the Half cycle flash access.

**Parameters** 

- FLASH\_HalfCycleAccess: specifies the FLASH Half cycle Access mode. This parameter can be one of the following values:
  - FLASH\_HalfCycleAccess\_Enable: FLASH Half Cycle Enable
  - FLASH\_HalfCycleAccess\_Disable : FLASH Half Cycle Disable

Return values

None.

Notes

None.

## 11.2.6.3 FLASH\_PrefetchBufferCmd

Function Name

void FLASH\_PrefetchBufferCmd ( FunctionalState NewState)

**Function Description** 

Enables or disables the Prefetch Buffer.

**Parameters** 

 NewState: new state of the Prefetch Buffer. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

# 11.2.7 FLASH Memory Programming functions

## 11.2.7.1 FLASH\_Unlock

Function Name void FLASH\_Unlock (void)

**Function Description** 

Unlocks the FLASH control register access.

**Parameters** 

None.

Return values

None.

Notes

None.

**57** 

### 11.2.7.2 FLASH Lock

Function Name void FLASH\_Lock (void)

Function Description Locks the FLASH control register access.

None.

Parameters • None.

Notes • None.

## 11.2.7.3 FLASH\_ErasePage

Return values

Function Name FLASH\_Status FLASH\_ErasePage ( uint32\_t Page\_Address)

Function Description Erases a specified page in program memory.

• Page\_Address: The page address in program memory to be erased.

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PROGRAM, FLASH\_ERROR\_WRP,

FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes • To correctly run this function, the FLASH\_Unlock() function

must be called before.

 Call the FLASH\_Lock() to disable the flash memory access (recommended to protect the FLASH memory against

possible unwanted operation)

• A Page is erased in the Program memory only if the address to load is the start address of a page (multiple of 1024 bytes).

### 11.2.7.4 FLASH\_EraseAllPages

Function Name FLASH Status FLASH EraseAllPages (void)

Function Description Erases all FLASH pages.

Parameters • None.

Return values

• FLASH Status: The returned value can be:
FLASH ERROR PG, FLASH ERROR WRP,

222/584 DocID023800 Rev 1

### FLASH COMPLETE or FLASH TIMEOUT.

Notes

 To correctly run this function, the FLASH\_Unlock() function must be called before. all the FLASH\_Lock() to disable the flash memory access (recommended to protect the FLASH memory against possible unwanted operation)

## 11.2.7.5 FLASH\_ProgramWord

Function Name FLASH\_Status FLASH\_ProgramWord ( uint32\_t Address,

uint32\_t Data)

Function Description Programs a word at a specified address.

• Address: specifies the address to be programmed.

Data: specifies the data to be programmed.

Return values

• FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP,

FLASH\_COMPLETE or FLASH\_TIMEOUT.

 To correctly run this function, the FLASH\_Unlock() function must be called before. Call the FLASH\_Lock() to disable the flash memory access (recommended to protect the FLASH memory against possible unwanted operation)

# 11.2.7.6 FLASH\_ProgramHalfWord

**Notes** 

Function Name FLASH\_Status FLASH\_ProgramHalfWord ( uint32\_t Address,

uint16 t Data)

Function Description Programs a half word at a specified address.

Parameters • Address: specifies the address to be programmed.

• **Data**: specifies the data to be programmed.

Return values

• FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP,

FLASH COMPLETE or FLASH TIMEOUT.

Notes

• To correctly run this function, the FLASH\_Unlock() function

must be called before. Call the FLASH\_Lock() to disable the flash memory access (recommended to protect the FLASH

memory against possible unwanted operation)

DocID023800 Rev 1

223/584

#### 11.2.8 **Option Bytes Programming functions**

#### 11.2.8.1 FLASH\_OB\_Unlock

**Function Name** void FLASH\_OB\_Unlock ( void )

**Function Description** Unlocks the option bytes block access.

**Parameters** None. Return values None.

Notes None.

#### 11.2.8.2 FLASH\_OB\_Lock

**Function Name** void FLASH\_OB\_Lock ( void )

**Function Description** Locks the option bytes block access.

None.

**Parameters** None. Return values None. Notes

### 11.2.8.3 FLASH\_OB\_Launch

**Function Name** void FLASH\_OB\_Launch ( void )

**Function Description** Launch the option byte loading.

**Parameters** None. Return values None. **Notes** None.

### 11.2.8.4 FLASH\_OB\_Erase

Function Name FLASH\_Status FLASH\_OB\_Erase (void)

Function Description Erases the FLASH option bytes.

Parameters • None.

Return values

• FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP,

FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes

• This functions erases all option bytes except the Read protection (RDP).

# 11.2.8.5 FLASH\_OB\_EnableWRP

Function Name FLASH\_Status FLASH\_OB\_EnableWRP ( uint32\_t OB\_WRP)

Function Description Write protects the desired pages.

Parameters • OB\_WRP: specifies the address of the pages to be write

protected. This parameter can be:

- value :

- OB\_WRP\_AllPages:

Return values • FLASH Status: The returned value can be:

FLASH ERROR PROGRAM, FLASH ERROR WRP.

FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes • To correctly run this function, the FLASH\_OB\_Unlock()

function must be called before.

 Call the FLASH\_OB\_Lock() to disable the flash control register access and the option bytes (recommended to protect

the FLASH memory against possible unwanted operation)

### 11.2.8.6 FLASH OB RDPConfig

Function Name FLASH\_Status FLASH\_OB\_RDPConfig ( uint8\_t OB\_RDP)

**Function Description** 

Enables or disables the read out protection.

### **Parameters**

- FLASH\_ReadProtection\_Level: specifies the read protection level. This parameter can be:
  - OB\_RDP\_Level\_0: No protection
  - **OB RDP Level 1:** Read protection of the memory
  - OB RDP Level 2: Chip protection

### Return values

 FLASH Status: The returned value can be: FLASH\_ERROR\_PROGRAM, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

### Notes

- To correctly run this function, the FLASH\_OB\_Unlock() function must be called before.
- Call the FLASH\_OB\_Lock() to disable the flash control register access and the option bytes (recommended to protect the FLASH memory against possible unwanted operation)

## 11.2.8.7 FLASH\_OB\_UserConfig

**Function Name** 

FLASH\_Status FLASH\_OB\_UserConfig ( uint8\_t OB\_IWDG, uint8\_t OB\_STOP, uint8\_t OB\_STDBY)

**Function Description** 

Programs the FLASH User Option Byte: IWDG\_SW / RST\_STOP / RST\_STDBY.

### **Parameters**

- OB\_IWDG: Selects the IWDG mode This parameter can be one of the following values:
  - OB\_IWDG\_SW: Software IWDG selected
  - OB IWDG HW: Hardware IWDG selected
- **OB\_STOP**: Reset event when entering STOP mode. This parameter can be one of the following values:
  - OB\_STOP\_NoRST: No reset generated when entering in STOP
  - OB\_STOP\_RST: Reset generated when entering in STOP
- **OB\_STDBY**: Reset event when entering Standby mode. This parameter can be one of the following values:
  - OB\_STDBY\_NoRST: No reset generated when entering in STANDBY
  - OB\_STDBY\_RST: Reset generated when entering in STANDBY

### Return values

 FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes

None.

# 11.2.8.8 FLASH\_OB\_BOOTConfig

Function Name FLASH\_Status FLASH\_OB\_BOOTConfig ( uint8\_t OB\_BOOT1)

Function Description Sets or resets the BOOT1.

• OB\_BOOT1 : Set or Reset the BOOT1. This parameter can

be one of the following values:

OB\_BOOT1\_RESET: BOOT1 ResetOB\_BOOT1\_SET: BOOT1 Set

Return values

None.

Notes

None.

### 11.2.8.9 FLASH\_OB\_VDDAConfig

Function Name FLASH\_Status FLASH\_OB\_VDDAConfig ( uint8\_t

OB\_VDDA\_ANALOG)

**Function Description** 

Parameters

Sets or resets the analogue monitoring on VDDA Power source.

 OB\_VDDA\_ANALOG: Selects the analog monitoring on VDDA Power source. This parameter can be one of the following values:

 OB\_VDDA\_ANALOG\_ON: Analog monitoring on VDDA Power source ON

 OB\_VDDA\_ANALOG\_OFF: Analog monitoring on VDDA Power source OFF

Return values

None.

Notes

None.

### 11.2.8.10 FLASH\_OB\_SRAMParityConfig

Function Name FLASH\_Status FLASH\_OB\_SRAMParityConfig ( uint8\_t

OB\_SRAM\_Parity)

Function Description Sets or resets the SRAM partiy.

**Parameters OB SRAM Parity:** Set or Reset the SRAM partiy enable bit. This parameter can be one of the following values: OB\_SRAM\_PARITY\_SET: Set SRAM partiy. OB\_SRAM\_PARITY\_RESET: Reset SRAM partiy. Return values None. **Notes** None.

### 11.2.8.11 FLASH\_OB\_WriteUser

**Function Name** FLASH Status FLASH OB WriteUser ( uint8 t OB USER)

**Function Description** Programs the FLASH User Option Byte: IWDG\_SW / RST\_STOP / RST STDBY/ BOOT1 and OB VDDA ANALOG.

**Parameters OB USER:** Selects all user option bytes This parameter is a

combination of the following values:

OB\_IWDG\_SW / OB\_IWDG\_HW: Software / Hardware WDG selected

OB STOP NoRST/OB STOP RST: No reset / Reset generated when entering in STOP

OB STDBY NORST/OB STDBY RST: No reset/ Reset generated when entering in STANDBY

OB\_BOOT1\_RESET / OB\_BOOT1\_SET : BOOT1 Reset / Set

OB VDDA ANALOG ON/OB VDDA ANALOG OFF : Analog monitoring on VDDA Power source ON / OFF

Return values FLASH Status: The returned value can be:

> FLASH ERROR PROGRAM, FLASH ERROR WRP, FLASH COMPLETE or FLASH TIMEOUT.

To correctly run this function, the FLASH\_OB\_Unlock() function must be called before.

Call the FLASH OB Lock() to disable the flash control register access and the option bytes (recommended to protect the FLASH memory against possible unwanted operation)

### 11.2.8.12 FLASH ProgramOptionByteData

Notes

**Function Name** FLASH\_Status FLASH\_ProgramOptionByteData ( uint32\_t Address, uint8\_t Data)

DocID023800 Rev 1 228/584

FLASH Memory (FLASH)

| П | ٨ | Λ | 1 | 581 |  |
|---|---|---|---|-----|--|
| u |   | " |   | JOI |  |

**Function Description** 

Programs a half word at a specified Option Byte Data address.

**Parameters** 

**Address:** specifies the address to be programmed. This parameter can be 0x1FFFF804 or 0x1FFFF806.

• Data: specifies the data to be programmed.

Return values

FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes

 To correctly run this function, the FLASH\_OB\_Unlock() function must be called before. Call the FLASH\_OB\_Lock() to disable the flash control register access and the option bytes (recommended to protect the FLASH memory against possible unwanted operation)

### 11.2.8.13 FLASH OB GetUser

Function Name uint8\_t FLASH\_OB\_GetUser (void)

Function Description Returns the FLASH User Option Bytes values.

Parameters • None.

Return values • The FLASH User Option Bytes .

Notes • None.

### 11.2.8.14 FLASH\_OB\_GetWRP

Function Name uint32\_t FLASH\_OB\_GetWRP (void)

Function Description Returns the FLASH Write Protection Option Bytes value.

Parameters • None.

Return values • The FLASH Write Protection Option Bytes value

Notes 

None.

## 11.2.8.15 FLASH OB GetRDP

Function Name FlagStatus FLASH\_OB\_GetRDP (void )

Function Description Checks whether the FLASH Read out Protection Status is set or

not.

Parameters • None.

Return values • FLASH ReadOut Protection Status(SET or RESET)

Notes 

None.

# 11.2.9 Interrupts and flags management functions

### 11.2.9.1 FLASH\_ITConfig

Function Name void FLASH\_ITConfig ( uint32\_t FLASH\_IT, FunctionalState

NewState)

Function Description Enables or disables the specified FLASH interrupts.

• FLASH\_IT: specifies the FLASH interrupt sources to be

enabled or disabled. This parameter can be any combination of the following values:

FLASH\_IT\_EOP: FLASH end of programming Interrupt

– FLASH\_IT\_ERR: FLASH Error Interrupt

Return values • None.

Notes 

None.

## 11.2.9.2 FLASH\_GetFlagStatus

Function Name FlagStatus FLASH\_GetFlagStatus ( uint32\_t FLASH\_FLAG)

**Function Description** 

**Parameters** 

Checks whether the specified FLASH flag is set or not.

Officials whether the opcomed i Externing is set of flot.

 FLASH\_FLAG: specifies the FLASH flag to check. This parameter can be one of the following values:

FLASH\_FLAG\_BSY: FLASH write/erase operations in progress flag

FLASH\_FLAG\_PGERR: FLASH Programming error

230/584 DocID023800 Rev 1

flag flag

- FLASH\_FLAG\_WRPERR: FLASH Write protected error flag
- FLASH\_FLAG\_EOP: FLASH End of Programming flag

Return values

The new state of FLASH FLAG (SET or RESET).

**Notes** 

None.

### 11.2.9.3 FLASH\_ClearFlag

**Function Name** 

void FLASH\_ClearFlag ( uint32\_t FLASH\_FLAG)

**Function Description** 

Clears the FLASH's pending flags.

**Parameters** 

- FLASH\_FLAG: specifies the FLASH flags to clear. This parameter can be any combination of the following values:
  - FLASH\_FLAG\_PGERR: FLASH Programming error flag flag
  - FLASH\_FLAG\_WRPERR: FLASH Write protected error flag
  - FLASH\_FLAG\_EOP: FLASH End of Programming flag

Return values

None.

Notes

None.

# 11.2.9.4 FLASH\_GetStatus

Function Name

FLASH\_Status FLASH\_GetStatus (void)

**Function Description** 

Returns the FLASH Status.

**Parameters** 

None.

Return values

 FLASH Status: The returned value can be: FLASH\_BUSY, FLASH\_ERROR\_PROGRAM, FLASH\_ERROR\_WRP or FLASH\_COMPLETE.

**Notes** 

None.

## 11.2.9.5 FLASH WaitForLastOperation

Function Name FLASH\_Status FLASH\_WaitForLastOperation ( uint32\_t

Timeout)

Function Description Waits for a FLASH operation to complete or a TIMEOUT to occur.

Parameters • Timeout : FLASH programming Timeout

Return values

• FLASH Status: The returned value can be:
FLASH BUSY, FLASH ERROR PROGRAM,

FLASH\_ERROR\_WRP, FLASH\_COMPLETE or

FLASH\_TIMEOUT.

Notes • None.

# 11.3 FLASH Firmware driver defines

### 11.3.1 FLASH

**FLASH** 

# FLASH\_Flags

#define: FLASH\_FLAG\_BSY FLASH\_SR\_BSY

FLASH Busy flag

#define: FLASH\_FLAG\_PGERR FLASH\_SR\_PGERR

FLASH Programming error flag

#define: FLASH\_FLAG\_WRPERR FLASH\_SR\_WRPERR

FLASH Write protected error flag

#define: FLASH\_FLAG\_EOP FLASH\_SR\_EOP

FLASH End of Programming flag

### FLASH\_Interrupts

• #define: FLASH IT EOP FLASH CR EOPIE

End of programming interrupt source

#define: FLASH\_IT\_ERR FLASH\_CR\_ERRIE

Error interrupt source

### Flash\_Latency

#define: FLASH\_Latency\_0 ((uint8\_t)0x0000)
 FLASH Zero Latency cycle

- #define: FLASH\_Latency\_1 FLASH\_ACR\_LATENCY\_0
   FLASH One Latency cycle
- #define: FLASH\_Latency\_2 FLASH\_ACR\_LATENCY\_1
  FLASH Two Latency cycles

# FLASH\_Option\_Bytes\_SRAM\_Parity\_Enable

- #define: OB\_SRAM\_PARITY\_SET ((uint8\_t)0x00)
   SRAM parity enable Set
- #define: OB\_SRAM\_PARITY\_RESET ((uint8\_t)0x40)
   SRAM parity enable reset

# 12 General-purpose I/Os (GPIO)

# 12.1 GPIO Firmware driver registers structures

# 12.1.1 GPIO\_TypeDef

GPIO\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t MODER
- \_\_IO uint16\_t OTYPER
- uint16 t RESERVED0
- \_\_IO uint32\_t OSPEEDR
- \_\_IO uint32\_t PUPDR
- IO uint16 t IDR
- uint16 t RESERVED1
- IO uint16 t ODR
- uint16 t RESERVED2
- \_\_IO uint32\_t BSRR
- \_\_IO uint32\_t LCKR
- \_\_IO uint32\_t AFR
- \_\_IO uint16\_t BRR
- uint16\_t RESERVED3

### **Field Documentation**

- \_\_IO uint32\_t GPIO\_TypeDef::MODER
  - GPIO port mode register, Address offset: 0x00
- \_\_IO uint16\_t GPIO\_TypeDef::OTYPER
  - GPIO port output type register, Address offset: 0x04
- uint16\_t GPIO\_TypeDef::RESERVED0
  - Reserved, 0x06
- IO uint32 t GPIO TypeDef::OSPEEDR
  - GPIO port output speed register, Address offset: 0x08
- \_\_IO uint32\_t GPIO\_TypeDef::PUPDR
  - GPIO port pull-up/pull-down register, Address offset: 0x0C
- \_\_IO uint16\_t GPIO\_TypeDef::IDR
  - GPIO port input data register, Address offset: 0x10
- uint16\_t GPIO\_TypeDef::RESERVED1
  - Reserved, 0x12
- \_\_IO uint16\_t GPIO\_TypeDef::ODR
  - GPIO port output data register, Address offset: 0x14
- uint16\_t GPIO\_TypeDef::RESERVED2
  - Reserved, 0x16
- \_\_IO uint32\_t GPIO\_TypeDef::BSRR
  - GPIO port bit set/reset registerBSRR, Address offset: 0x18
- \_\_IO uint32\_t GPIO\_TypeDef::LCKR
  - GPIO port configuration lock register, Address offset: 0x1C

- \_\_IO uint32\_t GPIO\_TypeDef::AFR[2]
  - GPIO alternate function low register, Address offset: 0x20-0x24
- \_\_IO uint16\_t GPIO\_TypeDef::BRR
  - GPIO bit reset register, Address offset: 0x28
- uint16\_t GPIO\_TypeDef::RESERVED3
  - Reserved, 0x2A

# 12.1.2 GPIO\_InitTypeDef

GPIO InitTypeDef is defined in the stm32f30x gpio.h

### **Data Fields**

- uint32\_t GPIO\_Pin
- GPIOMode TypeDef GPIO Mode
- GPIOSpeed\_TypeDef GPIO\_Speed
- GPIOOType\_TypeDef GPIO\_OType
- GPIOPuPd TypeDef GPIO PuPd

### **Field Documentation**

- uint32\_t GPIO\_InitTypeDef::GPIO\_Pin
  - Specifies the GPIO pins to be configured. This parameter can be any value of GPIO\_pins\_define
- GPIOMode\_TypeDef GPIO\_InitTypeDef::GPIO\_Mode
  - Specifies the operating mode for the selected pins. This parameter can be a value of GPIOMode\_TypeDef
- GPIOSpeed TypeDef GPIO InitTypeDef::GPIO Speed
  - Specifies the speed for the selected pins. This parameter can be a value of GPIOSpeed\_TypeDef
- GPIOOType\_TypeDef GPIO\_InitTypeDef::GPIO\_OType
  - Specifies the operating output type for the selected pins. This parameter can be a value of GPIOOType\_TypeDef
- GPIOPuPd TypeDef GPIO InitTypeDef::GPIO PuPd
  - Specifies the operating Pull-up/Pull down for the selected pins. This parameter can be a value of GPIOPuPd\_TypeDef

# 12.2 GPIO Firmware driver API description

The following section lists the various functions of the GPIO library.

### 12.2.1 How to use this driver

- 1. Enable the GPIO AHB clock using RCC\_AHBPeriphClockCmd()
- 2. Configure the GPIO pin(s) using GPIO\_Init() Four possible configuration are available for each pin:

- Input: Floating, Pull-up, Pull-down.
- Output: Push-Pull (Pull-up, Pull-down or no Pull), Open Drain (Pull-up, Pull-down or no Pull). In output mode, the speed is configurable: Low, Medium, Fast or High.
- Alternate Function: Push-Pull (Pull-up, Pull-down or no Pull), Open Drain (Pull-up, Pull-down or no Pull).
- Analog: required mode when a pin is to be used as ADC channel, DAC output or comparator input.
- 3. Peripherals alternate function:
  - For ADC, DAC and comparators, configure the desired pin in analog mode using GPIO\_InitStruct->GPIO\_Mode = GPIO\_Mode\_AN
  - For other peripherals (TIM, USART...):
    - Connect the pin to the desired peripherals' Alternate Function (AF) using GPIO\_PinAFConfig() function.
    - Configure the desired pin in alternate function mode using GPIO\_InitStruct GPIO Mode = GPIO Mode AF
    - Select the type, pull-up/pull-down and output speed via GPIO\_PuPd, GPIO\_OType and GPIO\_Speed members.
    - Call GPIO\_Init() function.
- 4. To get the level of a pin configured in input mode use GPIO ReadInputDataBit()
- 5. To set/reset the level of a pin configured in output mode use GPIO\_SetBits()/GPIO\_ResetBits()
- 6. During and just after reset, the alternate functions are not active and the GPIO pins are configured in input floating mode (except JTAG pins).
- 7. The LSE oscillator pins OSC32\_IN and OSC32\_OUT can be used as general-purpose (PC14 and PC15, respectively) when the LSE oscillator is off. The LSE has priority over the GPIO function.
- 8. The HSE oscillator pins OSC\_IN/OSC\_OUT can be used as general-purpose (PF0 and PF1 respectively) when the HSE oscillator is off. The HSE has the priority over the GPIO function.

### 12.2.2 Initialization and Configuration

- GPIO\_DeInit()
- GPIO\_Init()
- GPIO\_StructInit()
- GPIO\_PinLockConfig()

### 12.2.3 GPIO Read and Write

- GPIO ReadInputDataBit()
- GPIO ReadInputData()
- GPIO ReadOutputDataBit()
- GPIO\_ReadOutputData()
- GPIO\_SetBits()
- GPIO ResetBits()
- GPIO\_WriteBit()
- GPIO\_Write()

### 12.2.4 GPIO Alternate functions configuration functions

## • GPIO\_PinAFConfig()

# 12.2.5 Initialization and Configuration

### 12.2.5.1 **GPIO\_Delnit**

Function Name void GPIO\_Delnit ( GPIO\_TypeDef \* GPIOx)

Function Description Deinitializes the GPIOx peripheral registers to their default reset

values.

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the

GPIO peripheral.

Return values 

None.

Notes • None.

### 12.2.5.2 **GPIO\_Init**

Function Name void GPIO\_Init ( GPIO\_TypeDef \* GPIOx, GPIO\_InitTypeDef \*

**GPIO** InitStruct)

Function Description Initializes the GPIOx peripheral according to the specified

parameters in the GPIO\_InitStruct.

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

GPIO\_InitStruct: pointer to a GPIO\_InitTypeDef structure that contains the configuration information for the specified

GPIO peripheral.

Return values 

None.

Notes

• GPIO\_Pin: selects the pin to be configured: GPIO\_Pin\_0->GPIO\_Pin\_15 for GPIOA, GPIOB, GPIOC, GPIOD and GPIOE; GPIO\_Pin\_0->GPIO\_Pin\_2, GPIO\_Pin\_4,

GPIO\_Pin\_6, GPIO\_Pin\_9 and GPIO\_Pin\_10 for GPIOF.

### 12.2.5.3 GPIO\_StructInit

Function Name void GPIO\_StructInit ( GPIO\_InitTypeDef \* GPIO\_InitStruct)

**Function Description** 

Fills each GPIO\_InitStruct member with its default value.

**Parameters** 

**GPIO\_InitStruct**: pointer to a GPIO\_InitTypeDef structure which will be initialized.

Return values

None.

Notes

None.

#### 12.2.5.4 **GPIO\_PinLockConfig**

**Function Name** void GPIO\_PinLockConfig ( GPIO\_TypeDef \* GPIOx, uint16\_t

GPIO\_Pin)

**Function Description** 

Locks GPIO Pins configuration registers.

**Parameters** 

GPIOx: where x can be (A or B or D) to select the GPIO

peripheral.

GPIO Pin: specifies the port bit to be written. This parameter can be any combination of GPIO Pin x where x

can be (0..15).

Return values

None.

**Notes** 

The configuration of the locked GPIO pins can no longer be modified until the next reset.

#### 12.2.6 **GPIO Read and Write functions**

#### 12.2.6.1 **GPIO\_ReadInputDataBit**

**Function Name** uint8\_t GPIO\_ReadInputDataBit ( GPIO\_TypeDef \* GPIOx,

uint16\_t GPIO\_Pin)

**Function Description** 

Reads the specified input port pin.

**Parameters** 

GPIOx: where x can be (A, B, C, D, E or F) to select the

GPIO peripheral.

GPIO\_Pin: specifies the port bit to read.

Return values

The input port pin value.

Notes

This parameter can be GPIO\_Pin\_x where x can be : (0..15)

for GPIOA, GPIOB, GPIOC, GPIOD or GPIOE; (0..2, 4, 6,

9..10) for GPIOF.

238/584 DocID023800 Rev 1

**57** 

### 12.2.6.2 GPIO\_ReadInputData

Function Name uint16\_t GPIO\_ReadInputData ( GPIO\_TypeDef \* GPIOx)

**Function Description** 

Reads the specified input port pin.

**Parameters** 

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

Return values

• The input port pin value.

**Notes** 

None.

## 12.2.6.3 GPIO\_ReadOutputDataBit

Function Name uint8\_t GPIO\_ReadOutputDataBit ( GPIO\_TypeDef \* GPIOx,

uint16\_t GPIO\_Pin)

**Function Description** 

Reads the specified output data port bit.

**Parameters** 

 GPIOx: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

**GPIO\_Pin:** Specifies the port bit to read.

Return values

• The output port pin value.

Notes

• This parameter can be GPIO\_Pin\_x where x can be : (0..15) for GPIOA, GPIOB, GPIOC, GPIOD or GPIOE; (0..2, 4, 6,

9..10) for GPIOF.

### 12.2.6.4 GPIO\_ReadOutputData

Function Name uint16\_t GPIO\_ReadOutputData ( GPIO\_TypeDef \* GPIOx)

**Function Description** 

Reads the specified GPIO output data port.

Parameters

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

DocID023800 Rev 1 239/584

Return values

- GPIO output data port value.
- **Notes**
- None.

### 12.2.6.5 GPIO\_SetBits

Function Name void GPIO\_SetBits ( GPIO\_TypeDef \* GPIOx, uint16\_t

GPIO\_Pin)

**Function Description** 

Sets the selected data port bits.

**Parameters** 

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

• **GPIO\_Pin**: specifies the port bits to be written.

Return values

None.

Notes

This parameter can be GPIO\_Pin\_x where x can be: (0..15) for GPIOA, GPIOB, GPIOC, GPIOD or GPIOE; (0..2, 4, 6, 9..10) for GPIOF.

### 12.2.6.6 GPIO ResetBits

Function Name void GPIO\_ResetBits ( GPIO\_TypeDef \* GPIOx, uint16\_t

GPIO\_Pin)

**Function Description** 

Clears the selected data port bits.

Parameters

• **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.

GPIO\_Pin: specifies the port bits to be written.

Return values

None.

Notes

This parameter can be GPIO\_Pin\_x where x can be: (0..15) for GPIOA, GPIOB, GPIOC, GPIOD or GPIOE; (0..2, 4, 6, 9..10) for GPIOF.

# 12.2.6.7 GPIO\_WriteBit

Function Name void GPIO\_WriteBit ( GPIO\_TypeDef \* GPIOx, uint16\_t GPIO\_Pin, BitAction BitVal)

**Function Description** 

Sets or clears the selected data port bit.

**Parameters** 

- **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.
- **GPIO Pin:** specifies the port bit to be written.

**Parameters** 

- **BitVal**: specifies the value to be written to the selected bit. This parameter can be one of the BitAction enumeration values:
  - Bit\_RESET: to clear the port pinBit\_SET: to set the port pin

Return values

None.

**Notes** 

This parameter can be GPIO\_Pin\_x where x can be: (0..15) for GPIOA, GPIOB, GPIOC, GPIOD or GPIOE; (0..2, 4, 6, 9..10) for GPIOF.

## 12.2.6.8 **GPIO\_Write**

Function Name void GPIO\_Write ( GPIO\_TypeDef \* GPIOx, uint16\_t PortVal)

**Function Description** 

Writes data to the specified GPIO data port.

**Parameters** 

- **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.
  - **PortVal**: specifies the value to be written to the port output data register.

Return values

None.

Notes

None.

# 12.2.7 GPIO Alternate functions configuration functions

### 12.2.7.1 GPIO PinAFConfig

Function Name void GPIO\_PinAFConfig ( GPIO\_TypeDef \* GPIOx, uint16\_t

**GPIO\_PinSource**, uint8\_t GPIO\_AF)

**Function Description** 

Writes data to the specified GPIO data port.

### **Parameters**

- **GPIOx**: where x can be (A, B, C, D, E or F) to select the GPIO peripheral.
- **GPIO\_PinSource**: specifies the pin for the Alternate function. This parameter can be GPIO\_PinSourcex where x can be (0..15).
- **GPIO\_AF**: selects the pin to be used as Alternate function. This parameter can be one of the following value:
  - GPIO\_AF\_0: JTCK-SWCLK, JTDI, JTDO/TRACESW0, JTMS-SWDAT, MCO, NJTRST, TRACED, TRACECK.
  - GPIO\_AF\_1: OUT, TIM2, TIM15, TIM16, TIM17.
  - GPIO\_AF\_2: COMP1\_OUT, TIM1, TIM2, TIM3, TIM4, TIM8, TIM15.
  - GPIO\_AF\_3: COMP7\_OUT, TIM8, TIM15, Touch.
  - **GPIO\_AF\_4**: I2C1, I2C2, TIM1, TIM8, TIM16, TIM17.
  - GPIO\_AF\_5: IR\_OUT, I2S2, I2S3, SPI1, SPI2, TIM8, USART4, USART5
  - GPIO\_AF\_6: IR\_OUT, I2S2, I2S3, SPI2, SPI3, TIM1, TIM8
  - GPIO\_AF\_7: AOP2\_OUT, CAN, COMP3\_OUT, COMP5\_OUT, COMP6\_OUT, USART1, USART2, USART3.
  - GPIO\_AF\_8: COMP1\_OUT, COMP2\_OUT, COMP3\_OUT, COMP4\_OUT, COMP5\_OUT, COMP6\_OUT.
  - GPIO\_AF\_9: AOP4\_OUT, CAN, TIM1, TIM8, TIM15.
  - GPIO\_AF\_10: AOP1\_OUT, AOP3\_OUT, TIM2, TIM3, TIM4, TIM8, TIM17.
  - **GPIO\_AF\_11:** TIM1, TIM8.
  - GPIO\_AF\_12: TIM1.
  - GPIO AF 14: USBDM, USBDP.
  - GPIO\_AF\_15: OUT.

### Return values

**Notes** 

- None.
- The pin should already been configured in Alternate Function mode(AF) using GPIO\_InitStruct->GPIO\_Mode = GPIO\_Mode\_AF
- Refer to the Alternate function mapping table in the device datasheet for the detailed mapping of the system and peripherals alternate function I/O pins.

# 12.3 GPIO Firmware driver defines

### 12.3.1 GPIO

**GPIO** 

GPIO\_Alternate\_function\_selection\_define

#define: GPIO\_AF\_0 ((uint8\_t)0x00)

- #define: GPIO\_AF\_1 ((uint8\_t)0x01)
- #define: GPIO\_AF\_2 ((uint8\_t)0x02)
- #define: GPIO\_AF\_3 ((uint8\_t)0x03)
- #define: GPIO\_AF\_4 ((uint8\_t)0x04)
- #define: *GPIO\_AF\_5 ((uint8\_t)0x05)*
- #define: *GPIO\_AF\_6* ((uint8\_t)0x06)
- #define: *GPIO\_AF\_7 ((uint8\_t)0x07)*
- #define: GPIO\_AF\_8 ((uint8\_t)0x08)
- #define: *GPIO\_AF\_9 ((uint8\_t)0x09)*
- #define: *GPIO\_AF\_10 ((uint8\_t)0x0A)*
- #define: GPIO\_AF\_11 ((uint8\_t)0x0B)
- #define: *GPIO\_AF\_12 ((uint8\_t)0x0E)*

- #define: **GPIO\_AF\_14** ((uint8\_t)0x0E)
- #define: *GPIO\_AF\_15 ((uint8\_t)0x0F)*

### GPIO\_pins\_define

- #define: GPIO\_Pin\_0 ((uint16\_t)0x0001)
   Pin 0 selected
- #define: GPIO\_Pin\_1 ((uint16\_t)0x0002)Pin 1 selected
- #define: GPIO\_Pin\_2 ((uint16\_t)0x0004)
   Pin 2 selected
- #define: GPIO\_Pin\_3 ((uint16\_t)0x0008)
   Pin 3 selected
- #define: GPIO\_Pin\_4 ((uint16\_t)0x0010)
   Pin 4 selected
- #define: GPIO\_Pin\_5 ((uint16\_t)0x0020)
   Pin 5 selected
- #define: GPIO\_Pin\_6 ((uint16\_t)0x0040)
   Pin 6 selected
- #define: GPIO\_Pin\_7 ((uint16\_t)0x0080)Pin 7 selected
- #define: GPIO\_Pin\_8 ((uint16\_t)0x0100)
   Pin 8 selected

- #define: GPIO\_Pin\_9 ((uint16\_t)0x0200)Pin 9 selected
- #define: GPIO\_Pin\_10 ((uint16\_t)0x0400)
   Pin 10 selected
- #define: GPIO\_Pin\_11 ((uint16\_t)0x0800)
   Pin 11 selected
- #define: GPIO\_Pin\_12 ((uint16\_t)0x1000)
   Pin 12 selected
- #define: GPIO\_Pin\_13 ((uint16\_t)0x2000)
   Pin 13 selected
- #define: GPIO\_Pin\_14 ((uint16\_t)0x4000)
   Pin 14 selected
- #define: GPIO\_Pin\_15 ((uint16\_t)0x8000)Pin 15 selected
- #define: GPIO\_Pin\_All ((uint16\_t)0xFFFF)
   All pins selected

### GPIO\_Pin\_sources

- #define: GPIO\_PinSource0 ((uint8\_t)0x00)
- #define: GPIO\_PinSource1 ((uint8\_t)0x01)
- #define: GPIO\_PinSource2 ((uint8\_t)0x02)
- #define: GPIO\_PinSource3 ((uint8\_t)0x03)

- #define: GPIO\_PinSource4 ((uint8\_t)0x04)
- #define: GPIO\_PinSource5 ((uint8\_t)0x05)
- #define: GPIO\_PinSource6 ((uint8\_t)0x06)
- #define: GPIO\_PinSource7 ((uint8\_t)0x07)
- #define: GPIO\_PinSource8 ((uint8\_t)0x08)
- #define: GPIO\_PinSource9 ((uint8\_t)0x09)
- #define: GPIO\_PinSource10 ((uint8\_t)0x0A)
- #define: GPIO\_PinSource11 ((uint8\_t)0x0B)
- #define: GPIO\_PinSource12 ((uint8\_t)0x0C)
- #define: GPIO\_PinSource13 ((uint8\_t)0x0D)
- #define: GPIO\_PinSource14 ((uint8\_t)0x0E)
- #define: GPIO\_PinSource15 ((uint8\_t)0x0F)

# 13 Inter-integrated circuit interface (I2C)

# 13.1 I2C Firmware driver registers structures

# 13.1.1 **I2C\_TypeDef**

I2C\_TypeDef is defined in the stm32f30x.h

### **Data Fields**

- \_\_IO uint32\_t CR1
- \_\_IO uint32\_t CR2
- IO uint32 t OAR1
- \_\_IO uint32\_t OAR2
- \_\_IO uint32\_t TIMINGR
- IO uint32 t TIMEOUTR
- \_\_IO uint32\_t ISR
- \_\_IO uint32\_t ICR
- IO uint32 t PECR
- \_\_IO uint32\_t RXDR
- \_\_IO uint32\_t TXDR

### **Field Documentation**

IO uint32 t I2C TypeDef::CR1 I2C Control register 1, Address offset: 0x00 \_\_IO uint32\_t I2C\_TypeDef::CR2 I2C Control register 2, Address offset: 0x04 \_\_IO uint32\_t I2C\_TypeDef::OAR1 I2C Own address 1 register, Address offset: 0x08 \_\_IO uint32\_t I2C\_TypeDef::OAR2 I2C Own address 2 register, Address offset: 0x0C IO uint32 t I2C TypeDef::TIMINGR I2C Timing register, Address offset: 0x10 \_\_IO uint32\_t I2C\_TypeDef::TIMEOUTR I2C Timeout register, Address offset: 0x14 IO uint32 t I2C TypeDef::ISR I2C Interrupt and status register, Address offset: 0x18 \_\_IO uint32\_t I2C\_TypeDef::ICR I2C Interrupt clear register, Address offset: 0x1C \_\_IO uint32\_t I2C\_TypeDef::PECR I2C PEC register, Address offset: 0x20 \_\_IO uint32\_t I2C\_TypeDef::RXDR I2C Receive data register, Address offset: 0x24 \_IO uint32\_t I2C\_TypeDef::TXDR

I2C Transmit data register, Address offset: 0x28

# 13.1.2 I2C\_InitTypeDef

I2C\_InitTypeDef is defined in the stm32f30x\_i2c.h

### **Data Fields**

- uint32\_t I2C\_Timing
- uint32\_t I2C\_AnalogFilter
- uint32\_t I2C\_DigitalFilter
- uint32 t I2C Mode
- uint32 t I2C OwnAddress1
- uint32\_t I2C\_Ack
- uint32\_t I2C\_AcknowledgedAddress

### **Field Documentation**

- uint32\_t I2C\_InitTypeDef::I2C\_Timing
  - Specifies the I2C\_TIMINGR\_register value. This parameter calculated by referring to I2C initialization section in Reference manual
- uint32\_t l2C\_InitTypeDef::l2C\_AnalogFilter
  - Enables or disables analog noise filter. This parameter can be a value of I2C\_Analog\_Filter
- uint32\_t l2C\_InitTypeDef::l2C\_DigitalFilter
  - Configures the digital noise filter. This parameter can be a number between 0x00 and 0x0F
- uint32\_t l2C\_InitTypeDef::l2C\_Mode
  - Specifies the I2C mode. This parameter can be a value of I2C\_mode
- uint32 t I2C InitTypeDef::I2C OwnAddress1
  - Specifies the device own address 1. This parameter can be a 7-bit or 10-bit address
- uint32 t I2C InitTypeDef::I2C Ack
  - Enables or disables the acknowledgement. This parameter can be a value of I2C acknowledgement
- uint32\_t l2C\_InitTypeDef::l2C\_AcknowledgedAddress
  - Specifies if 7-bit or 10-bit address is acknowledged. This parameter can be a value of I2C\_acknowledged\_address

# 13.2 I2C Firmware driver API description

The following section lists the various functions of the I2C library.

### 13.2.1 How to use this driver

- Enable peripheral clock using RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_I2Cx, ENABLE) function for I2C1 or I2C2.
- 2. Enable SDA, SCL and SMBA (when used) GPIO clocks using RCC AHBPeriphClockCmd() function.
- 3. Peripherals alternate function:

- Connect the pin to the desired peripherals' Alternate Function (AF) using GPIO\_PinAFConfig() function.
- Configure the desired pin in alternate function by: GPIO\_InitStruct->GPIO\_Mode
   = GPIO\_Mode\_AF
- Select the type, OpenDrain and speed via GPIO\_PuPd, GPIO\_OType and GPIO\_Speed members
- Call GPIO Init() function.
- 4. Program the Mode, Timing, Own address, Ack and Acknowledged Address using the I2C\_Init() function.
- 5. Optionally you can enable/configure the following parameters without re-initialization (i.e there is no need to call again I2C\_Init() function):
  - Enable the acknowledge feature using I2C\_AcknowledgeConfig() function.
  - Enable the dual addressing mode using I2C\_DualAddressCmd() function.
  - Enable the general call using the I2C\_GeneralCallCmd() function.
  - Enable the clock stretching using I2C StretchClockCmd() function.
  - Enable the PEC Calculation using I2C CalculatePEC() function.
  - For SMBus Mode:
    - Enable the SMBusAlert pin using I2C\_SMBusAlertCmd() function.
- 6. Enable the NVIC and the corresponding interrupt using the function I2C\_ITConfig() if you need to use interrupt mode.
- 7. When using the DMA mode
  - Configure the DMA using DMA\_Init() function.
  - Active the needed channel Request using I2C DMACmd() function.
- 8. Enable the I2C using the I2C\_Cmd() function.
- Enable the DMA using the DMA\_Cmd() function when using DMA mode in the transfers.



When using I2C in Fast Mode Plus, SCL and SDA pin 20mA current drive capability must be enabled by setting the driving capability control bit in SYSCFG.

# 13.2.2 Initialization and Configuration functions

This section provides a set of functions allowing to initialize the I2C Mode, I2C Timing, I2C filters, I2C Addressing mode, I2C OwnAddress1.

The I2C\_Init() function follows the I2C configuration procedures (these procedures are available in reference manual).

When the Software Reset is performed using I2C\_SoftwareResetCmd() function, the internal states machines are reset and communication control bits, as well as status bits come back to their reset value.

Before enabling Stop mode using I2C\_StopModeCmd() I2C Clock source must be set to HSI and Digital filters must be disabled.

Before enabling Own Address 2 via I2C\_DualAddressCmd() function, OA2 and mask should be configured using I2C\_OwnAddress2Config() function.

I2C\_SlaveByteControlCmd() enable Slave byte control that allow user to get control of each byte in slave mode when NBYTES is set to 0x01.

- I2C DeInit()
- I2C\_Init()
- I2C\_StructInit()

- I2C Cmd()
- I2C\_SoftwareResetCmd()
- I2C\_ITConfig()
- I2C StretchClockCmd()
- I2C\_StopModeCmd()
- I2C DualAddressCmd()
- I2C OwnAddress2Config()
- I2C\_GeneralCallCmd()
- I2C\_SlaveByteControlCmd()
- I2C SlaveAddressConfig()
- I2C 10BitAddressingModeCmd()

# 13.2.3 Communications handling functions

This section provides a set of functions that handles I2C communication.

Automatic End mode is enabled using I2C\_AutoEndCmd() function. When Reload mode is enabled via I2C\_ReloadCmd() AutoEnd bit has no effect.

I2C\_NumberOfBytesConfig() function set the number of bytes to be transferred, this configuration should be done before generating start condition in master mode.

When switching from master write operation to read operation in 10Bit addressing mode, master can only sends the 1st 7 bits of the 10 bit address, followed by Read direction by enabling HEADR bit using I2C\_10BitAddressHeader() function.

In master mode, when transferring more than 255 bytes Reload mode should be used to handle communication. In the first phase of transfer, Nbytes should be set to 255. After transferring these bytes TCR flag is set and I2C\_TransferHandling() function should be called to handle remaining communication.

In master mode, when software end mode is selected when all data is transferred TC flag is set I2C\_TransferHandling() function should be called to generate STOP or generate ReStart.

- I2C\_AutoEndCmd()
- I2C\_ReloadCmd()
- I2C\_NumberOfBytesConfig()
- I2C MasterRequestConfig()
- I2C\_GenerateSTART()
- I2C GenerateSTOP()
- I2C 10BitAddressHeaderCmd()
- I2C\_AcknowledgeConfig()
- I2C\_GetAddressMatched()
- I2C\_GetTransferDirection()
- I2C\_TransferHandling()

### 13.2.4 SMBUS management functions

This section provides a set of functions that handles SMBus communication and timeouts detection.

The SMBus Device default address (0b1100 001) is enabled by calling I2C\_Init() function and setting I2C\_Mode member of I2C\_InitTypeDef() structure to I2C\_Mode\_SMBusDevice.

The SMBus Host address (0b0001 000) is enabled by calling I2C\_Init() function and setting I2C Mode member of I2C InitTypeDef() structure to I2C Mode SMBusHost.

The Alert Response Address (0b0001 100) is enabled using I2C\_SMBusAlertCmd() function.

To detect cumulative SCL stretch in master and slave mode, TIMEOUTB should be configured (in accordance to SMBus specification) using I2C\_TimeoutBConfig() function then I2C\_ExtendedClockTimeoutCmd() function should be called to enable the detection.

SCL low timeout is detected by configuring TIMEOUTB using I2C\_TimeoutBConfig() function followed by the call of I2C\_ClockTimeoutCmd(). When adding to this procedure the call of I2C\_IdleClockTimeoutCmd() function, Bus Idle condition (both SCL and SDA high) is detected also.

- I2C\_SMBusAlertCmd()
- I2C\_ClockTimeoutCmd()
- I2C ExtendedClockTimeoutCmd()
- I2C\_IdleClockTimeoutCmd()
- I2C\_TimeoutAConfig()
- I2C\_TimeoutBConfig()
- I2C\_CalculatePEC()
- I2C PECRequestCmd()
- I2C\_GetPEC()

# 13.2.5 I2C registers management functions

This section provides a functions that allow user the management of I2C registers.

I2C\_ReadRegister()

### 13.2.6 Data transfers management functions

This subsection provides a set of functions allowing to manage the I2C data transfers.

The read access of the I2C\_RXDR register can be done using the I2C\_ReceiveData() function and returns the received value. Whereas a write access to the I2C\_TXDR can be done using I2C\_SendData() function and stores the written data into TXDR.

- I2C\_SendData()
- I2C\_ReceiveData()

### 13.2.7 DMA transfers management functions

This section provides two functions that can be used only in DMA mode.

In DMA Mode, the I2C communication can be managed by 2 DMA Channel requests:

- 1. I2C DMAReg Tx: specifies the Tx buffer DMA transfer request.
- I2C\_DMAReq\_Rx: specifies the Rx buffer DMA transfer request.

In this Mode it is advised to use the following function:

- I2C\_DMACmd(I2C\_TypeDef\* I2Cx, uint32\_t I2C\_DMAReq, FunctionalState NewState);
- I2C\_DMACmd()

## 13.2.8 Interrupts and flags management functions

This section provides functions allowing to configure the I2C Interrupts sources and check or clear the flags or pending bits status. The user should identify which mode will be used in his application to manage the communication: Polling mode, Interrupt mode or DMA mode(refer I2C\_Group6).

### **Polling Mode**

In Polling Mode, the I2C communication can be managed by 15 flags:

- I2C\_FLAG\_TXE: to indicate the status of Transmit data register empty flag.
- 2. I2C\_FLAG\_TXIS: to indicate the status of Transmit interrupt status flag .
- 3. I2C FLAG RXNE: to indicate the status of Receive data register not empty flag.
- 4. I2C FLAG ADDR: to indicate the status of Address matched flag (slave mode).
- 5. I2C FLAG NACKF: to indicate the status of NACK received flag.
- 6. I2C\_FLAG\_STOPF: to indicate the status of STOP detection flag.
- 7. I2C\_FLAG\_TC: to indicate the status of Transfer complete flag(master mode).
- 8. I2C FLAG TCR: to indicate the status of Transfer complete reload flag.
- 9. I2C FLAG BERR: to indicate the status of Bus error flag.
- I2C\_FLAG\_ARLO: to indicate the status of Arbitration lost flag.
- 11. I2C\_FLAG\_OVR: to indicate the status of Overrun/Underrun flag.
- 12. I2C\_FLAG\_PECERR: to indicate the status of PEC error in reception flag.
- 13. I2C FLAG TIMEOUT: to indicate the status of Timeout or Tlow detection flag.
- 14. I2C\_FLAG\_ALERT: to indicate the status of SMBus Alert flag.
- I2C\_FLAG\_BUSY: to indicate the status of Bus busy flag.

In this Mode it is advised to use the following functions:

- FlagStatus I2C\_GetFlagStatus(I2C\_TypeDef\* I2Cx, uint32\_t I2C\_FLAG);
- void I2C\_ClearFlag(I2C\_TypeDef\* I2Cx, uint32\_t I2C\_FLAG);



Do not use the BUSY flag to handle each data transmission or reception.It is better to use the TXIS and RXNE flags instead.

### **Interrupt Mode**

In Interrupt Mode, the I2C communication can be managed by 7 interrupt sources and 15 pending bits:

### Interrupt Source:

- 1. I2C\_IT\_ERRI: specifies the interrupt source for the Error interrupt.
- 2. I2C\_IT\_TCI: specifies the interrupt source for the Transfer Complete interrupt.
- 3. I2C\_IT\_STOPI: specifies the interrupt source for the Stop Detection interrupt.
- 4. I2C\_IT\_NACKI: specifies the interrupt source for the Not Acknowledge received interrupt.
- 5. I2C\_IT\_ADDRI: specifies the interrupt source for the Address Match interrupt.
- 6. I2C\_IT\_RXI: specifies the interrupt source for the RX interrupt.
- 7. I2C\_IT\_TXI: specifies the interrupt source for the TX interrupt.

### Pending Bits:

- 1. I2C IT TXIS: to indicate the status of Transmit interrupt status flag.
- 2. I2C\_IT\_RXNE: to indicate the status of Receive data register not empty flag.
- 3. I2C\_IT\_ADDR: to indicate the status of Address matched flag (slave mode).

- 4. I2C\_IT\_NACKF: to indicate the status of NACK received flag.
- 5. I2C IT STOPF: to indicate the status of STOP detection flag.
- 6. I2C\_IT\_TC: to indicate the status of Transfer complete flag (master mode).
- 7. I2C\_IT\_TCR: to indicate the status of Transfer complete reload flag.
- 8. I2C\_IT\_BERR: to indicate the status of Bus error flag.
- 9. I2C\_IT\_ARLO: to indicate the status of Arbitration lost flag.
- 10. I2C\_IT\_OVR: to indicate the status of Overrun/Underrun flag.
- 11. I2C\_IT\_PECERR: to indicate the status of PEC error in reception flag.
- 12. I2C\_IT\_TIMEOUT: to indicate the status of Timeout or Tlow detection flag.
- 13. I2C\_IT\_ALERT: to indicate the status of SMBus Alert flag.

In this Mode it is advised to use the following functions:

- void I2C\_ClearITPendingBit(I2C\_TypeDef\* I2Cx, uint32\_t I2C\_IT);
- ITStatus I2C\_GetITStatus(I2C\_TypeDef\* I2Cx, uint32\_t I2C\_IT);
- I2C\_GetFlagStatus()
- I2C\_ClearFlag()
- I2C\_GetITStatus()
- I2C ClearITPendingBit()

# 13.2.9 Initialization and Configuration functions

### 13.2.9.1 I2C\_Delnit

| Function Name | void I2C_Delnit ( I2C_TypeDef * I2Cx) |
|---------------|---------------------------------------|
|               |                                       |

**Function Description** 

Deinitializes the I2Cx peripheral registers to their default reset

values.

**Parameters** 

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

Return values

None.

Notes

None.

### 13.2.9.2 I2C Init

Function Name void I2C\_Init ( I2C\_TypeDef \* I2Cx, I2C\_InitTypeDef \*

I2C\_InitStruct)

Function Description Initializes the I2Cx peripheral according to the specified

parameters in the I2C InitStruct.

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• **I2C\_InitStruct**: pointer to a I2C\_InitTypeDef structure that contains the configuration information for the specified I2C

peripheral.

Return values • None.

4

DocID023800 Rev 1

253/584

Notes

None.

#### 13.2.9.3 I2C\_StructInit

**Function Name** void I2C\_StructInit ( I2C\_InitTypeDef \* I2C\_InitStruct)

**Function Description** Fills each I2C\_InitStruct member with its default value.

**Parameters I2C\_InitStruct**: pointer to an I2C\_InitTypeDef structure which will be initialized.

Return values

None.

**Notes** None.

#### 13.2.9.4 I2C\_Cmd

**Function Name** void I2C\_Cmd ( I2C\_TypeDef \* I2Cx, FunctionalState

NewState)

**Function Description** Enables or disables the specified I2C peripheral.

**Parameters I2Cx**: where x can be 1 or 2 to select the I2C peripheral.

**NewState:** new state of the I2Cx peripheral. This parameter

can be: ENABLE or DISABLE.

Return values None.

Notes None.

#### 13.2.9.5 I2C\_SoftwareResetCmd

**Function Name** void I2C\_SoftwareResetCmd ( I2C\_TypeDef \* I2Cx)

**Function Description** Enables or disables the specified I2C software reset.

**Parameters I2Cx**: where x can be 1 or 2 to select the I2C peripheral. Return values

- None.
- Notes
- None.

# 13.2.9.6 I2C\_ITConfig

Function Name void I2C\_ITConfig ( I2C\_TypeDef \* I2Cx, uint32\_t I2C\_IT, FunctionalState NewState)

Function Description

Parameters

Enables or disables the specified I2C interrupts.

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- I2C\_IT: specifies the I2C interrupts sources to be enabled or disabled. This parameter can be any combination of the following values:
  - I2C\_IT\_ERRI : Error interrupt mask
  - I2C\_IT\_TCI: Transfer Complete interrupt mask
  - I2C\_IT\_STOPI: Stop Detection interrupt mask
  - I2C\_IT\_NACKI: Not Acknowledge received interrupt mask
  - I2C\_IT\_ADDRI: Address Match interrupt mask
  - I2C\_IT\_RXI: RX interrupt maskI2C\_IT\_TXI: TX interrupt mask
- **NewState:** new state of the specified I2C interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 13.2.9.7 I2C\_StretchClockCmd

Function Name void I2C\_StretchClockCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description

Enables or disables the I2C Clock stretching.

**Parameters** 

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2Cx Clock stretching. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

DocID023800 Rev 1 255/584

### 13.2.9.8 I2C\_StopModeCmd

Function Name void I2C\_StopModeCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables I2C wakeup from stop mode.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2Cx stop mode. This parameter

can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

### 13.2.9.9 I2C\_DualAddressCmd

Function Name void I2C\_DualAddressCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables the I2C own address 2.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2C own address 2. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.9.10 I2C\_OwnAddress2Config

Function Name void I2C\_OwnAddress2Config ( I2C\_TypeDef \* I2Cx, uint16\_t

Address, uint8\_t Mask)

Function Description Configures the I2C slave own address 2 and mask.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

256/584 DocID023800 Rev 1

- Address: specifies the slave address to be programmed.
- Mask: specifies own address 2 mask to be programmed. This parameter can be one of the following values:
  - I2C\_OA2\_NoMask: no mask.
  - I2C\_OA2\_Mask01: OA2[1] is masked and don't care.
  - I2C\_OA2\_Mask02: OA2[2:1] are masked and don't care
  - I2C\_OA2\_Mask03: OA2[3:1] are masked and don't care.
  - I2C\_OA2\_Mask04: OA2[4:1] are masked and don't care.
  - I2C\_OA2\_Mask05: OA2[5:1] are masked and don't
  - I2C\_OA2\_Mask06: OA2[6:1] are masked and don't care
  - I2C\_OA2\_Mask07: OA2[7:1] are masked and don't care.

Return values

None.

**Notes** 

None.

# 13.2.9.11 I2C\_GeneralCallCmd

Function Name void I2C\_GeneralCallCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

**Function Description** 

Enables or disables the I2C general call mode.

**Parameters** 

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- NewState: new state of the I2C general call mode. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 13.2.9.12 I2C\_SlaveByteControlCmd

Function Name void I2C\_SlaveByteControlCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables the I2C slave byte control.

| ,             |   |                                                                                                     |
|---------------|---|-----------------------------------------------------------------------------------------------------|
| Parameters    | • | I2Cx: where x can be 1 or 2 to select the I2C peripheral.                                           |
|               | • | <b>NewState:</b> new state of the I2C slave byte control. This parameter can be: ENABLE or DISABLE. |
| Return values | • | None.                                                                                               |
| Notes         | • | None.                                                                                               |

# 13.2.9.13 I2C\_SlaveAddressConfig

| Function Name        | void I2C_SlaveAddressConfig ( I2C_TypeDef * I2Cx, uint16_t Address)                                                                           |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Configures the slave address to be transmitted after start generation.                                                                        |
| Parameters           | <ul> <li>I2Cx: where x can be 1 or 2 to select the I2C peripheral.</li> <li>Address: specifies the slave address to be programmed.</li> </ul> |
| Return values        | None.                                                                                                                                         |
| Notes                | <ul> <li>This function should be called before generating start<br/>condition.</li> </ul>                                                     |

# 13.2.9.14 I2C\_10BitAddressingModeCmd

| Function Name        | FunctionalState NewState)                                                                                                                                                                   |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Enables or disables the I2C 10-bit addressing mode for the master.                                                                                                                          |
| Parameters           | <ul> <li>I2Cx: where x can be 1 or 2 to select the I2C peripheral.</li> <li>NewState: new state of the I2C 10-bit addressing mode.<br/>This parameter can be: ENABLE or DISABLE.</li> </ul> |
| Return values        | None.                                                                                                                                                                                       |
| Notes                | <ul> <li>This function should be called before generating start<br/>condition.</li> </ul>                                                                                                   |

# 13.2.10 Communications handling functions

# 13.2.10.1 I2C AutoEndCmd

Function Name void I2C\_AutoEndCmd ( I2C\_TypeDef \* I2Cx, FunctionalState

NewState)

Function Description Enables or disables the I2C automatic end mode (stop condition

is automatically sent when nbytes data are transferred).

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• NewState: new state of the I2C automatic end mode. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes 

• This function has effect if Reload mode is disabled.

# 13.2.10.2 I2C\_ReloadCmd

Function Name void I2C\_ReloadCmd ( I2C\_TypeDef \* I2Cx, FunctionalState

NewState)

Function Description E

Enables or disables the I2C nbytes reload mode.

parameter can be: ENABLE or DISABLE.

**Parameters** 

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the nbytes reload mode. This

•

Return values

None.

Notes

None.

### 13.2.10.3 I2C\_NumberOfBytesConfig

Function Name void I2C NumberOfBytesConfig ( I2C TypeDef \* I2Cx, uint8 t

Number\_Bytes)

**Function Description** 

Configures the number of bytes to be transmitted/received.

**Parameters** 

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• Number Bytes: specifies the number of bytes to be

DocID023800 Rev 1 259/584

programmed.

Return values • None.

Notes • None.

# 13.2.10.4 I2C\_MasterRequestConfig

Function Name void I2C\_MasterRequestConfig ( I2C\_TypeDef \* I2Cx, uint16\_t

I2C\_Direction)

Function Description Configures the type of transfer request for the master.

Parameters • I2Cx : where x can be 1 or 2 to select the I2C peripheral.

• **I2C\_Direction**: specifies the transfer request direction to be programmed. This parameter can be one of the following

values:

I2C\_Direction\_Transmitter: Master request a write

transfer

I2C\_Direction\_Receiver: Master request a read

transfer

Return values • None.

Notes • None.

### 13.2.10.5 I2C GenerateSTART

Function Name void I2C\_GenerateSTART ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Generates I2Cx communication START condition.

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• **NewState:** new state of the I2C START condition generation. This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.10.6 I2C GenerateSTOP

Function Name void I2C\_GenerateSTOP ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Generates I2Cx communication STOP condition.

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• **NewState**: new state of the I2C STOP condition generation.

This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes 

None.

# 13.2.10.7 I2C\_10BitAddressHeaderCmd

Function Name void I2C\_10BitAddressHeaderCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables the I2C 10-bit header only mode with read

direction.

Parameters • I2Cx : where x can be 1 or 2 to select the I2C peripheral.

• **NewState**: new state of the I2C 10-bit header only mode.

This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes 

• This mode can be used only when switching from master

transmitter mode to master receiver mode.

# 13.2.10.8 I2C\_AcknowledgeConfig

Function Name void I2C\_AcknowledgeConfig ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Generates I2C communication Acknowledge.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the Acknowledge. This parameter

can be: ENABLE or DISABLE.

DocID023800 Rev 1 261/584

Return values

- None.
- Notes
- None.

# 13.2.10.9 I2C GetAddressMatched

Function Name uint8\_t I2C\_GetAddressMatched ( I2C\_TypeDef \* I2Cx)

Function Description Returns the I2C slave matched address .

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

Return values • The value of the slave matched address.

Notes • None.

# 13.2.10.10 I2C\_GetTransferDirection

Function Name uint16\_t I2C\_GetTransferDirection ( I2C\_TypeDef \* I2Cx)

Function Description Returns the I2C slave received request.

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

Return values • The value of the received request.

Notes • None.

# 13.2.10.11 I2C\_TransferHandling

Function Name void I2C\_TransferHandling ( I2C\_TypeDef \* I2Cx, uint16\_t

Address, uint8\_t Number\_Bytes, uint32\_t ReloadEndMode,

uint32\_t StartStopMode)

Function Description Handles I2Cx communication when starting transfer or during

transfer (TC or TCR flag are set).

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• Address: specifies the slave address to be programmed.

262/584 DocID023800 Rev 1

- Number\_Bytes: specifies the number of bytes to be programmed. This parameter must be a value between 0 and 255.
- ReloadEndMode: new state of the I2C START condition generation. This parameter can be one of the following values:
  - I2C Reload Mode: Enable Reload mode.
  - I2C\_AutoEnd\_Mode: Enable Automatic end mode.
  - I2C\_SoftEnd\_Mode: Enable Software end mode.
- StartStopMode: new state of the I2C START condition generation. This parameter can be one of the following values:
  - I2C\_No\_StartStop: Don't Generate stop and start condition.
  - I2C\_Generate\_Stop: Generate stop condition (Number Bytes should be set to 0).
  - I2C\_Generate\_Start\_Read: Generate Restart for read request.
  - I2C\_Generate\_Start\_Write: Generate Restart for write request.

Return values

None.

Notes

None.

# 13.2.11 SMBUS management functions

# 13.2.11.1 I2C\_SMBusAlertCmd

Function Name void I2C\_SMBusAlertCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

**Function Description** 

Enables or disables I2C SMBus alert.

Parameters

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2Cx SMBus alert. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 13.2.11.2 I2C ClockTimeoutCmd

Function Name void I2C\_ClockTimeoutCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables I2C Clock Timeout (SCL Timeout detection).

Parameters • I2Cx : where x can be 1 or 2 to select the I2C peripheral.

• NewState: new state of the I2Cx clock Timeout. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes 

None.

# 13.2.11.3 I2C\_ExtendedClockTimeoutCmd

Function Name void I2C\_ExtendedClockTimeoutCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables I2C Extended Clock Timeout (SCL cumulative

Timeout detection).

Parameters • I2Cx : where x can be 1 or 2 to select the I2C peripheral.

• NewState: new state of the I2Cx Extended clock Timeout.

This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.11.4 I2C\_IdleClockTimeoutCmd

Function Name void I2C\_IdleClockTimeoutCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables I2C Idle Clock Timeout (Bus idle SCL and

SDA high detection).

Parameters • I2Cx : where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2Cx Idle clock Timeout. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.11.5 I2C\_TimeoutAConfig

Function Name

void I2C\_TimeoutAConfig ( I2C\_TypeDef \* I2Cx, uint16\_t
Timeout)

Function Description

Configures the I2C Bus Timeout A (SCL Timeout when TIDLE = 0 or Bus idle SCL and SDA high when TIDLE = 1).

Parameters

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• Timeout: specifies the TimeoutA to be programmed.

Return values

• None.

Notes

# 13.2.11.6 I2C\_TimeoutBConfig

Function Name

void I2C\_TimeoutBConfig ( I2C\_TypeDef \* I2Cx, uint16\_t
Timeout)

Function Description

Configures the I2C Bus Timeout B (SCL cumulative Timeout).

Parameters

I2Cx: where x can be 1 or 2 to select the I2C peripheral.

Timeout: specifies the TimeoutB to be programmed.

Return values

None.

None.

**577** 

# 13.2.11.7 I2C CalculatePEC

Function Name void I2C\_CalculatePEC ( I2C\_TypeDef \* I2Cx, FunctionalState

NewState)

Function Description Enables or disables I2C PEC calculation.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• NewState: new state of the I2Cx PEC calculation. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.11.8 I2C\_PECRequestCmd

Function Name void I2C\_PECRequestCmd ( I2C\_TypeDef \* I2Cx,

FunctionalState NewState)

Function Description Enables or disables I2C PEC transmission/reception request.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

NewState: new state of the I2Cx PEC request. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 13.2.11.9 I2C\_GetPEC

Function Name uint8\_t I2C\_GetPEC ( I2C\_TypeDef \* I2Cx)

Function Description Returns the I2C PEC.

• I2Cx: where x can be 1 or 2 to select the I2C peripheral.

Return values • The value of the PEC .

Notes • None.

# 13.2.12 I2C registers management functions

### 13.2.12.1 I2C\_ReadRegister

Function Name uint32\_t I2C\_ReadRegister ( I2C\_TypeDef \* I2Cx, uint8\_t

I2C\_Register)

**Function Description** 

Reads the specified I2C register and returns its value.

**Parameters** 

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- **I2C\_Register**: specifies the register to read. This parameter can be one of the following values:
  - I2C\_Register\_CR1: CR1 register.
  - I2C\_Register\_CR2 : CR2 register.
  - I2C\_Register\_OAR1: OAR1 register.
  - I2C\_Register\_OAR2: OAR2 register.
  - I2C\_Register\_TIMINGR: TIMING register.
  - I2C\_Register\_TIMEOUTR: TIMEOUTR register.
  - I2C\_Register\_ISR: ISR register.
  - I2C\_Register\_ICR: ICR register.
  - I2C\_Register\_PECR: PECR register.
  - I2C\_Register\_RXDR: RXDR register.
  - I2C\_Register\_TXDR: TXDR register.

Return values

The value of the read register.

Notes

None.

# 13.2.13 Data transfers management functions

# 13.2.13.1 I2C SendData

Function Name void I2C\_SendData ( I2C\_TypeDef \* I2Cx, uint8\_t Data)

Function Description Sends a data byte through the I2Cx peripheral.

None.

Parameters • I2Cx: where x can be 1 or 2 to select the I2C peripheral.

• **Data**: Byte to be transmitted...

Return values

Notes • None.

# 13.2.13.2 I2C ReceiveData

uint8\_t I2C\_ReceiveData ( I2C\_TypeDef \* I2Cx) **Function Name** 

**Function Description** Returns the most recent received data by the I2Cx peripheral.

**Parameters I2Cx**: where x can be 1 or 2 to select the I2C peripheral.

Return values The value of the received data.

Notes None.

#### 13.2.14 **DMA** transfers management functions

# 13.2.14.1 I2C DMACmd

**Function Name** void I2C\_DMACmd ( I2C\_TypeDef \* I2Cx, uint32\_t

I2C\_DMAReq, FunctionalState NewState)

**Function Description** 

Enables or disables the I2C DMA interface.

**Parameters I2Cx**: where x can be 1 or 2 to select the I2C peripheral.

> I2C\_DMAReq: specifies the I2C DMA transfer request to be enabled or disabled. This parameter can be any combination

of the following values:

I2C\_DMAReq\_Tx : Tx DMA transfer request

I2C\_DMAReq\_Rx: Rx DMA transfer request

NewState: new state of the selected I2C DMA transfer request. This parameter can be: ENABLE or DISABLE.

Return values None.

Notes None.

#### 13.2.15 Interrupts and flags management functions

#### 13.2.15.1 I2C\_GetFlagStatus

**Function Name** FlagStatus I2C\_GetFlagStatus ( I2C\_TypeDef \* I2Cx, uint32\_t

I2C FLAG)

**Function Description** Checks whether the specified I2C flag is set or not.

268/584 DocID023800 Rev 1 **577** 

#### **Parameters**

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- I2C\_FLAG: specifies the flag to check. This parameter can be one of the following values:
  - I2C\_FLAG\_TXE: Transmit data register empty
  - I2C\_FLAG\_TXIS: Transmit interrupt status
  - I2C\_FLAG\_RXNE: Receive data register not empty
  - I2C\_FLAG\_ADDR: Address matched (slave mode)
  - I2C\_FLAG\_NACKF: NACK received flag
  - I2C\_FLAG\_STOPF: STOP detection flag
  - I2C\_FLAG\_TC: Transfer complete (master mode)
  - I2C FLAG TCR: Transfer complete reload
  - I2C\_FLAG\_BERR: Bus error
  - I2C\_FLAG\_ARLO: Arbitration lost
  - I2C\_FLAG\_OVR : Overrun/Underrun
  - I2C\_FLAG\_PECERR: PEC error in reception
  - I2C\_FLAG\_TIMEOUT: Timeout or Tlow detection flag
  - I2C\_FLAG\_ALERT: SMBus Alert
  - I2C\_FLAG\_BUSY: Bus busy

#### Return values

The new state of I2C FLAG (SET or RESET).

Notes

None.

### 13.2.15.2 I2C\_ClearFlag

Function Name
Function Description

**Parameters** 

void I2C\_ClearFlag ( I2C\_TypeDef \* I2Cx, uint32\_t I2C\_FLAG)

Clears the I2Cx's pending flags.

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- **I2C\_FLAG**: specifies the flag to clear. This parameter can be any combination of the following values:
  - I2C\_FLAG\_ADDR: Address matched (slave mode)
  - I2C\_FLAG\_NACKF: NACK received flag
  - I2C\_FLAG\_STOPF: STOP detection flag
  - I2C\_FLAG\_BERR: Bus error
  - I2C FLAG ARLO: Arbitration lost
  - I2C FLAG OVR: Overrun/Underrun
  - I2C\_FLAG\_PECERR: PEC error in reception
  - I2C\_FLAG\_TIMEOUT: Timeout or Tlow detection flag
  - I2C FLAG ALERT: SMBus Alert

Return values

The new state of I2C FLAG (SET or RESET).

Notes

None.

# 13.2.15.3 I2C GetITStatus

Function Name ITStatus I2C\_GetITStatus ( I2C\_TypeDef \* I2Cx, uint32\_t I2C\_IT)

Function Description

**Parameters** 

Checks whether the specified I2C interrupt has occurred or not.

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- **I2C\_IT**: specifies the interrupt source to check. This parameter can be one of the following values:
  - I2C\_IT\_TXIS: Transmit interrupt status
  - I2C\_IT\_RXNE: Receive data register not empty
  - I2C\_IT\_ADDR: Address matched (slave mode)
  - I2C\_IT\_NACKF: NACK received flagI2C\_IT\_STOPF: STOP detection flag
  - I2C\_IT\_TC: Transfer complete (master mode)
  - I2C\_IT\_TCR: Transfer complete reload
  - I2C\_IT\_BERR: Bus error
  - I2C\_IT\_ARLO: Arbitration lost
  - I2C\_IT\_OVR: Overrun/Underrun
  - I2C\_IT\_PECERR: PEC error in reception
  - I2C\_IT\_TIMEOUT: Timeout or Tlow detection flag
  - I2C\_IT\_ALERT: SMBus Alert

Return values

The new state of I2C\_IT (SET or RESET).

Notes

None.

### 13.2.15.4 I2C\_ClearITPendingBit

Function Name void I2C\_ClearITPendingBit ( I2C\_TypeDef \* I2Cx, uint32\_t I2C IT)

**Function Description** 

Clears the I2Cx's interrupt pending bits.

**Parameters** 

- I2Cx: where x can be 1 or 2 to select the I2C peripheral.
- I2C\_IT: specifies the interrupt pending bit to clear. This parameter can be any combination of the following values:
  - I2C\_IT\_ADDR: Address matched (slave mode)
  - I2C\_IT\_NACKF: NACK received flag
  - I2C\_IT\_STOPF: STOP detection flag
  - I2C\_IT\_BERR: Bus error
  - I2C\_IT\_ARLO: Arbitration lost
  - I2C IT OVR: Overrun/Underrun
  - I2C IT PECERR: PEC error in reception
  - I2C IT TIMEOUT: Timeout or Tlow detection flag

- I2C\_IT\_ALERT: SMBus Alert

Return values • The new state of I2C\_IT (SET or RESET).

Notes • None.

# 13.3 I2C Firmware driver defines

# 13.3.1 I2C

I2C

# I2C\_acknowledged\_address

- #define: I2C\_AcknowledgedAddress\_7bit ((uint32\_t)0x00000000)
- #define: I2C\_AcknowledgedAddress\_10bit I2C\_OAR1\_OA1MODE

### I2C\_acknowledgement

- #define: I2C\_Ack\_Enable ((uint32\_t)0x00000000)
- #define: I2C\_Ack\_Disable I2C\_CR2\_NACK

# I2C\_Analog\_Filter

- #define: I2C\_AnalogFilter\_Enable ((uint32\_t)0x00000000)
- #define: I2C\_AnalogFilter\_Disable I2C\_CR1\_ANFOFF

### I2C\_DMA\_transfer\_requests

- #define: I2C\_DMAReq\_Tx I2C\_CR1\_TXDMAEN
- #define: I2C\_DMAReq\_Rx I2C\_CR1\_RXDMAEN

# I2C\_flags\_definition

- #define: I2C\_FLAG\_TXE I2C\_ISR\_TXE
- #define: I2C\_FLAG\_TXIS I2C\_ISR\_TXIS
- #define: I2C\_FLAG\_RXNE I2C\_ISR\_RXNE
- #define: I2C\_FLAG\_ADDR I2C\_ISR\_ADDR
- #define: I2C\_FLAG\_NACKF I2C\_ISR\_NACKF
- #define: I2C\_FLAG\_STOPF I2C\_ISR\_STOPF
- #define: I2C\_FLAG\_TC I2C\_ISR\_TC
- #define: I2C\_FLAG\_TCR I2C\_ISR\_TCR
- #define: I2C\_FLAG\_BERR I2C\_ISR\_BERR
- #define: I2C\_FLAG\_ARLO I2C\_ISR\_ARLO
- #define: I2C\_FLAG\_OVR I2C\_ISR\_OVR

- #define: I2C\_FLAG\_PECERR I2C\_ISR\_PECERR
- #define: I2C\_FLAG\_TIMEOUT I2C\_ISR\_TIMEOUT
- #define: I2C\_FLAG\_ALERT I2C\_ISR\_ALERT
- #define: I2C\_FLAG\_BUSY I2C\_ISR\_BUSY

# I2C\_interrupts\_definition

- #define: I2C\_IT\_ERRI I2C\_CR1\_ERRIE
- #define: I2C\_IT\_TCI I2C\_CR1\_TCIE
- #define: I2C\_IT\_STOPI I2C\_CR1\_STOPIE
- #define: I2C\_IT\_NACKI I2C\_CR1\_NACKIE
- #define: I2C\_IT\_ADDRI I2C\_CR1\_ADDRIE
- #define: I2C\_IT\_RXI I2C\_CR1\_RXIE
- #define: I2C\_IT\_TXI I2C\_CR1\_TXIE
- #define: I2C\_IT\_TXIS I2C\_ISR\_TXIS

- #define: I2C\_IT\_RXNE I2C\_ISR\_RXNE
- #define: I2C\_IT\_ADDR I2C\_ISR\_ADDR
- #define: I2C\_IT\_NACKF I2C\_ISR\_NACKF
- #define: I2C\_IT\_STOPF I2C\_ISR\_STOPF
- #define: I2C\_IT\_TC I2C\_ISR\_TC
- #define: I2C\_IT\_TCR I2C\_ISR\_TCR
- #define: I2C\_IT\_BERR I2C\_ISR\_BERR
- #define: I2C\_IT\_ARLO I2C\_ISR\_ARLO
- #define: I2C\_IT\_OVR I2C\_ISR\_OVR
- #define: I2C\_IT\_PECERR I2C\_ISR\_PECERR
- #define: I2C\_IT\_TIMEOUT I2C\_ISR\_TIMEOUT
- #define: I2C\_IT\_ALERT I2C\_ISR\_ALERT

### I2C\_mode

- #define: I2C\_Mode\_I2C ((uint32\_t)0x00000000)
- #define: I2C\_Mode\_SMBusDevice I2C\_CR1\_SMBDEN
- #define: I2C\_Mode\_SMBusHost I2C\_CR1\_SMBHEN

# I2C\_own\_address2\_mask

- #define: I2C\_OA2\_NoMask ((uint8\_t)0x00)
- #define: I2C\_OA2\_Mask01 ((uint8\_t)0x01)
- #define: I2C\_OA2\_Mask02 ((uint8\_t)0x02)
- #define: I2C\_OA2\_Mask03 ((uint8\_t)0x03)
- #define: I2C\_OA2\_Mask04 ((uint8\_t)0x04)
- #define: I2C\_OA2\_Mask05 ((uint8\_t)0x05)
- #define: I2C\_OA2\_Mask06 ((uint8\_t)0x06)
- #define: I2C\_OA2\_Mask07 ((uint8\_t)0x07)

# I2C\_registers

- #define: I2C\_Register\_CR1 ((uint8\_t)0x00)
- #define: I2C\_Register\_CR2 ((uint8\_t)0x04)
- #define: I2C\_Register\_OAR1 ((uint8\_t)0x08)
- #define: I2C\_Register\_OAR2 ((uint8\_t)0x0C)
- #define: I2C\_Register\_TIMINGR ((uint8\_t)0x10)
- #define: I2C\_Register\_TIMEOUTR ((uint8\_t)0x14)
- #define: I2C\_Register\_ISR ((uint8\_t)0x18)
- #define: I2C\_Register\_ICR ((uint8\_t)0x1C)
- #define: I2C\_Register\_PECR ((uint8\_t)0x20)
- #define: I2C\_Register\_RXDR ((uint8\_t)0x24)
- #define: I2C\_Register\_TXDR ((uint8\_t)0x28)

# I2C\_ReloadEndMode\_definition

#define: I2C\_Reload\_Mode I2C\_CR2\_RELOAD

- #define: I2C\_AutoEnd\_Mode I2C\_CR2\_AUTOEND
- #define: I2C\_SoftEnd\_Mode ((uint32\_t)0x00000000)

# I2C\_StartStopMode\_definition

- #define: *I2C\_No\_StartStop* ((uint32\_t)0x00000000)
- #define: I2C\_Generate\_Stop I2C\_CR2\_STOP
- #define: I2C\_Generate\_Start\_Read (uint32\_t)(I2C\_CR2\_START | I2C\_CR2\_RD\_WRN)
- #define: I2C\_Generate\_Start\_Write I2C\_CR2\_START

# I2C\_transfer\_direction

- #define: I2C\_Direction\_Transmitter ((uint16\_t)0x0000)
- #define: I2C\_Direction\_Receiver ((uint16\_t)0x0400)

# 14 Independent watchdog (IWDG)

# 14.1 IWDG Firmware driver registers structures

# 14.1.1 IWDG\_TypeDef

IWDG\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t KR
   \_\_IO uint32\_t PR
   IO uint32\_t RLR
- \_\_IO uint32\_t SR
- \_\_IO uint32\_t WINR

#### **Field Documentation**

- \_\_IO uint32\_t IWDG\_TypeDef::KR
   \_\_IWDG Key register, Address offset: 0x00
   \_\_IO uint32\_t IWDG\_TypeDef::PR
   \_\_IWDG Prescaler register, Address offset: 0x04
   \_\_IO uint32\_t IWDG\_TypeDef::RLR
   \_\_IWDG Reload register, Address offset: 0x08
   \_\_IO uint32\_t IWDG\_TypeDef::SR
   \_\_IWDG Status register, Address offset: 0x0C
   \_\_IO uint32\_t IWDG\_TypeDef::WINR
   \_\_IWDG Window register, Address offset: 0x10
- 14.2 IWDG Firmware driver API description

The following section lists the various functions of the IWDG library.

# 14.2.1 IWDG features

The IWDG can be started by either software or hardware (configurable through option byte).

The IWDG is clocked by its own dedicated low-speed clock (LSI) and thus stays active even if the main clock fails. Once the IWDG is started, the LSI is forced ON and cannot be disabled (LSI cannot be disabled too), and the counter starts counting down from the reset value of 0xFFF. When it reaches the end of count value (0x000) a system reset is generated. The IWDG counter should be reloaded at regular intervals to prevent an MCU reset.

The IWDG is implemented in the VDD voltage domain that is still functional in STOP and STANDBY mode (IWDG reset can wake-up from STANDBY).

IWDGRST flag in RCC\_CSR register can be used to inform when a IWDG reset occurs.

Min-max timeout value @41KHz (LSI): ~0.1ms / ~25.5s The IWDG timeout may vary due to LSI frequency dispersion. STM32F30x devices provide the capability to measure the LSI frequency (LSI clock connected internally to TIM16 CH1 input capture). The measured value can be used to have an IWDG timeout with an acceptable accuracy. For more information, please refer to the STM32F30x Reference manual.

#### 14.2.2 How to use this driver

This driver allows to use IWDG peripheral with either window option enabled or disabled. To do so follow one of the two procedures below.

- 1. Window option is enabled:
  - Start the IWDG using IWDG\_Enable() function, when the IWDG is used in software mode (no need to enable the LSI, it will be enabled by hardware).
  - Enable write access to IWDG\_PR and IWDG\_RLR registers using IWDG\_WriteAccessCmd(IWDG\_WriteAccess\_Enable) function.
  - Configure the IWDG prescaler using IWDG\_SetPrescaler() function.
  - Configure the IWDG counter value using IWDG\_SetReload() function. This value will be loaded in the IWDG counter each time the counter is reloaded, then the IWDG will start counting down from this value.
  - Wait for the IWDG registers to be updated using IWDG\_GetFlagStatus() function.
  - Configure the IWDG refresh window using IWDG SetWindowValue() function.
- 2. Window option is disabled:
  - Enable write access to IWDG\_PR and IWDG\_RLR registers using IWDG WriteAccessCmd(IWDG WriteAccess Enable) function.
  - Configure the IWDG prescaler using IWDG\_SetPrescaler() function.
  - Configure the IWDG counter value using IWDG\_SetReload() function. This value will be loaded in the IWDG counter each time the counter is reloaded, then the IWDG will start counting down from this value.
  - Wait for the IWDG registers to be updated using IWDG\_GetFlagStatus() function.
  - reload the IWDG counter at regular intervals during normal operation to prevent an MCU reset, using IWDG ReloadCounter() function.
  - Start the IWDG using IWDG\_Enable() function, when the IWDG is used in software mode (no need to enable the LSI, it will be enabled by hardware).

# 14.2.3 Prescaler and Counter configuration functions

- IWDG\_WriteAccessCmd()
- IWDG SetPrescaler()
- IWDG\_SetReload()
- IWDG ReloadCounter()
- IWDG SetWindowValue()

#### 14.2.4 IWDG activation function

• IWDG\_Enable()

# 14.2.5 Flag management function

IWDG GetFlagStatus()

# 14.2.6 Prescaler and counter configuration functions

# 14.2.6.1 IWDG\_WriteAccessCmd

**Function Name** 

void IWDG\_WriteAccessCmd ( uint16\_t IWDG\_WriteAccess)

**Function Description** 

Enables or disables write access to IWDG\_PR and IWDG\_RLR registers.

**Parameters** 

 IWDG\_WriteAccess: new state of write access to IWDG\_PR and IWDG\_RLR registers. This parameter can be one of the following values:

 IWDG\_WriteAccess\_Enable: Enable write access to IWDG\_PR and IWDG\_RLR registers

 IWDG\_WriteAccess\_Disable: Disable write access to IWDG\_PR and IWDG\_RLR registers

Return values

None.

Notes

None.

# 14.2.6.2 IWDG SetPrescaler

**Function Name** 

void IWDG\_SetPrescaler ( uint8\_t IWDG\_Prescaler)

Function Description

Sets IWDG Prescaler value.

**Parameters** 

- **IWDG\_Prescaler**: specifies the IWDG Prescaler value. This parameter can be one of the following values:
  - IWDG\_Prescaler\_4: IWDG prescaler set to 4
     IWDG\_Prescaler\_8: IWDG prescaler set to 8
     IWDG\_Prescaler\_16: IWDG prescaler set to 16
     IWDG\_Prescaler\_32: IWDG prescaler set to 32
     IWDG\_Prescaler\_64: IWDG prescaler set to 64
     IWDG\_Prescaler\_128: IWDG prescaler set to 128
     IWDG\_Prescaler\_256: IWDG prescaler set to 256

Return values

None.

Notes

None.

# 14.2.6.3 IWDG SetReload

Function Name void IWDG\_SetReload ( uint16\_t Reload)

Function Description Sets

Sets IWDG Reload value.

**Parameters** 

• **Reload :** specifies the IWDG Reload value. This parameter must be a number between 0 and 0x0FFF.

Return values • None.

Notes • None.

# 14.2.6.4 IWDG\_ReloadCounter

Function Name void IWDG\_ReloadCounter (void)

Function Description Reloads IWDG counter with value defined in the reload register

(write access to IWDG\_PR and IWDG\_RLR registers disabled).

Parameters • None.

Return values • None.

Notes • None.

# 14.2.6.5 IWDG\_SetWindowValue

Function Name void IWDG\_SetWindowValue ( uint16\_t WindowValue)

Function Description Sets the IWDG window value.

Parameters • WindowValue: specifies the window value to be compared

to the downcounter.

Return values • None.

Notes • None.

# 14.2.7 IWDG activation function

# 14.2.7.1 IWDG Enable

Function Name void IWDG\_Enable (void)

Function Description Enables IWDG (write access to IWDG\_PR and IWDG\_RLR

registers disabled).

Parameters • None.
Return values • None.
Notes • None.

# 14.2.8 Flag management function

# 14.2.8.1 IWDG\_GetFlagStatus

Function Name FlagStatus IWDG\_GetFlagStatus ( uint16\_t IWDG\_FLAG)

**Function Description** 

Checks whether the specified IWDG flag is set or not.

**Parameters** 

• **IWDG\_FLAG**: specifies the flag to check. This parameter can be one of the following values:

IWDG\_FLAG\_PVU: Prescaler Value Update on going
 IWDG\_FLAG\_RVU: Reload Value Update on going

- IWDG\_FLAG\_WVU: Counter Window Value Update on

going

• The new state of IWDG\_FLAG (SET or RESET).

Notes • None.

# 14.3 IWDG Firmware driver defines

# 14.3.1 IWDG

**IWDG** 

IWDG\_Flag

• #define: IWDG FLAG PVU ((uint16 t)0x0001)

- #define: IWDG\_FLAG\_RVU ((uint16\_t)0x0002)
- #define: IWDG\_FLAG\_WVU ((uint16\_t)0x0002)

### IWDG\_prescaler

- #define: IWDG\_Prescaler\_4 ((uint8\_t)0x00)
- #define: IWDG\_Prescaler\_8 ((uint8\_t)0x01)
- #define: IWDG\_Prescaler\_16 ((uint8\_t)0x02)
- #define: IWDG\_Prescaler\_32 ((uint8\_t)0x03)
- #define: IWDG\_Prescaler\_64 ((uint8\_t)0x04)
- #define: IWDG\_Prescaler\_128 ((uint8\_t)0x05)
- #define: IWDG\_Prescaler\_256 ((uint8\_t)0x06)

### IWDG WriteAccess

- #define: IWDG\_WriteAccess\_Enable ((uint16\_t)0x5555)
- #define: IWDG\_WriteAccess\_Disable ((uint16\_t)0x0000)

# 15 Miscellaneous add-on to CMSIS functions(misc)

# 15.1 MISC Firmware driver registers structures

# 15.1.1 NVIC\_InitTypeDef

**Data Fields** 

**NVIC\_InitTypeDef** is defined in the stm32f30x\_misc.h

- uint8\_t NVIC\_IRQChannel
- uint8\_t NVIC\_IRQChannelPreemptionPriority
- uint8 t NVIC IRQChannelSubPriority
- FunctionalState NVIC\_IRQChannelCmd

#### **Field Documentation**

- uint8\_t NVIC\_InitTypeDef::NVIC\_IRQChannel
  - Specifies the IRQ channel to be enabled or disabled. This parameter can be a value of IRQn Type
- uint8\_t NVIC\_InitTypeDef::NVIC\_IRQChannelPreemptionPriority
  - Specifies the pre-emption priority for the IRQ channel specified in NVIC\_IRQChannel. This parameter can be a value between 0 and 15. A lower priority value indicates a higher priority
- uint8\_t NVIC\_InitTypeDef::NVIC\_IRQChannelSubPriority
  - Specifies the subpriority level for the IRQ channel specified in NVIC\_IRQChannel. This parameter can be a value between 0 and 15. A lower priority value indicates a higher priority
- FunctionalState NVIC InitTypeDef::NVIC IRQChannelCmd
  - Specifies whether the IRQ channel defined in NVIC\_IRQChannel will be enabled or disabled. This parameter can be set either to ENABLE or DISABLE

# 15.2 MISC Firmware driver API description

The following section lists the various functions of the MISC library.

# 15.2.1 How to configure Interrupts using driver

This section provide functions allowing to configure the NVIC interrupts (IRQ). The Cortex-M4 exceptions are managed by CMSIS functions.

- Configure the NVIC Priority Grouping using NVIC\_PriorityGroupConfig() function
  according to the following table. The table below gives the allowed values of the preemption priority and subpriority according to the Priority Grouping configuration
  performed by NVIC\_PriorityGroupConfig function.
- 2. Enable and Configure the priority of the selected IRQ Channels.



When the NVIC\_PriorityGroup\_0 is selected, it will no any nested interrupt, the IRQ priority will be managed only by subpriority. The sub-priority is only used to sort pending exception priorities, and does not affect active exceptions.



Lower priority values gives higher priority.



### **Priority Order:**

- Lowest Preemption priority.
- 2. Lowest Subpriority.
- 3. Lowest hardware priority (IRQn position).

#### 15.2.2 MISC functions

# 15.2.2.1 NVIC\_PriorityGroupConfig

| Function Name | void NVIC_PriorityGroupConfig ( uint32_t |
|---------------|------------------------------------------|
|               | NVIC_PriorityGroup)                      |

**Function Description** 

Configures the priority grouping: pre-emption priority and subpriority.

#### **Parameters**

- NVIC\_PriorityGroup: specifies the priority grouping bits length. This parameter can be one of the following values:
  - NVIC\_PriorityGroup\_0: 0 bits for pre-emption priority.
     4 bits for subpriority.
  - NVIC\_PriorityGroup\_1: 1 bits for pre-emption priority.
     3 bits for subpriority.
  - NVIC\_PriorityGroup\_2: 2 bits for pre-emption priority.
     2 bits for subpriority.
  - NVIC\_PriorityGroup\_3: 3 bits for pre-emption priority.
     1 bits for subpriority.
  - NVIC\_PriorityGroup\_4: 4 bits for pre-emption priority.
     0 bits for subpriority.

#### Return values

None

Notes

 When NVIC\_PriorityGroup\_0 is selected, it will no be any nested interrupt. This interrupts priority is managed only with subpriority.

### 15.2.2.2 NVIC Init

Function Name void NVIC\_Init ( NVIC\_InitTypeDef \* NVIC\_InitStruct)

Function Description Initializes the NVIC peripheral according to the specified

parameters in the NVIC\_InitStruct.

• NVIC\_InitStruct : pointer to a NVIC\_InitTypeDef structure

that contains the configuration information for the specified

NVIC peripheral.

Return values 

None.

Notes • To configure interrupts priority correctly, the

NVIC\_PriorityGroupConfig() function should be called before.

# 15.2.2.3 NVIC\_SetVectorTable

Function Name void NVIC\_SetVectorTable ( uint32\_t NVIC\_VectTab, uint32\_t

Offset)

Function Description Sets the vector table location and Offset.

Parameters • NVIC VectTab: specifies if the vector table

 NVIC\_VectTab: specifies if the vector table is in RAM or FLASH memory. This parameter can be one of the following

values:

- NVIC\_VectTab\_RAM :

– NVIC VectTab FLASH:

Offset: Vector Table base offset field. This value must be a

multiple of 0x200.

Return values • None.

Notes • None.

# 15.2.2.4 NVIC\_SystemLPConfig

Function Name void NVIC\_SystemLPConfig ( uint8\_t LowPowerMode,

FunctionalState NewState)

Function Description Selects the condition for the system to enter low power mode.

| Parameters    | <ul> <li>LowPowerMode: Specifies the new mode for the system to enter low power mode. This parameter can be one of the following values:         <ul> <li>NVIC_LP_SEVONPEND:</li> <li>NVIC_LP_SLEEPDEEP:</li> <li>NVIC_LP_SLEEPONEXIT:</li> </ul> </li> <li>NewState: new state of LP condition. This parameter can be: ENABLE or DISABLE.</li> </ul> |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Return values | • None.                                                                                                                                                                                                                                                                                                                                               |
| Notes         | None.                                                                                                                                                                                                                                                                                                                                                 |

# 15.2.2.5 SysTick\_CLKSourceConfig

| Function Name        | void SysTick_CLKSourceConfig (                                                                                                                                                                                                                                                                            |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Configures the SysTick clock source.                                                                                                                                                                                                                                                                      |
| Parameters           | <ul> <li>SysTick_CLKSource: specifies the SysTick clock source. This parameter can be one of the following values:</li> <li>SysTick_CLKSource_HCLK_Div8: AHB clock divided by 8 selected as SysTick clock source.</li> <li>SysTick_CLKSource_HCLK: AHB clock selected as SysTick clock source.</li> </ul> |
| Return values        | None.                                                                                                                                                                                                                                                                                                     |
| Notes                | None.                                                                                                                                                                                                                                                                                                     |

#### 15.3 **MISC Firmware driver defines**

#### 15.3.1 **MISC**

MISC

MISC\_Exported\_Constants

#define: SysTick\_CLKSource\_HCLK\_Div8 ((uint32\_t)0xFFFFFFB)

#define: SysTick\_CLKSource\_HCLK ((uint32\_t)0x00000004)

#### MISC\_Preemption\_Priority\_Group

- #define: NVIC\_PriorityGroup\_0 ((uint32\_t)0x700)
   bits for pre-emption priority 4 bits for subpriority
- #define: NVIC\_PriorityGroup\_1 ((uint32\_t)0x600)
   bits for pre-emption priority 3 bits for subpriority
- #define: NVIC\_PriorityGroup\_2 ((uint32\_t)0x500)
   bits for pre-emption priority 2 bits for subpriority
- #define: NVIC\_PriorityGroup\_3 ((uint32\_t)0x400)
   3 bits for pre-emption priority 1 bits for subpriority
- #define: NVIC\_PriorityGroup\_4 ((uint32\_t)0x300)
   4 bits for pre-emption priority 0 bits for subpriority

# MISC\_System\_Low\_Power

- #define: NVIC\_LP\_SEVONPEND ((uint8\_t)0x10)
- #define: NVIC\_LP\_SLEEPDEEP ((uint8\_t)0x04)
- #define: NVIC\_LP\_SLEEPONEXIT ((uint8\_t)0x02)

### MISC\_Vector\_Table\_Base

- #define: NVIC\_VectTab\_RAM ((uint32\_t)0x20000000)
- #define: NVIC\_VectTab\_FLASH ((uint32\_t)0x08000000)

# 16 Operational amplifier (OPAMP)

# 16.1 OPAMP Firmware driver registers structures

## 16.1.1 OPAMP TypeDef

*OPAMP\_TypeDef* is defined in the stm32f30x.h Data Fields

\_\_IO uint32\_t CSR

#### **Field Documentation**

- \_\_IO uint32\_t OPAMP\_TypeDef::CSR
  - OPAMP control and status register, Address offset: 0x00

## 16.1.2 OPAMP\_InitTypeDef

OPAMP\_InitTypeDef is defined in the stm32f30x\_opamp.h
Data Fields

- uint32\_t OPAMP\_InvertingInput
- uint32\_t OPAMP\_NonInvertingInput

#### **Field Documentation**

- uint32\_t OPAMP\_InitTypeDef::OPAMP\_InvertingInput
  - Selects the inverting input of the operational amplifier. This parameter can be a value of *OPAMP\_InvertingInput*
- uint32\_t OPAMP\_InitTypeDef::OPAMP\_NonInvertingInput
  - Selects the non inverting input of the operational amplifier. This parameter can be a value of *OPAMP\_NonInvertingInput*

# 16.2 OPAMP Firmware driver API description

The following section lists the various functions of the OPAMP library.

#### 16.2.1 **OPAMP Peripheral Features**

The device integrates 4 operational amplifiers OPAMP1, OPAMP2, OPAMP3 and OPAMP4:

- The OPAMPs non inverting input can be selected among the list shown by table below.
- The OPAMPs inverting input can be selected among the list shown by table below.
- The OPAMPs outputs can be internally connected to the inverting input (follower mode)
- The OPAMPs outputs can be internally connected to resistor feedback output (Programmable Gain Amplifier mode)
- The OPAMPs outputs can be internally connected to ADC
- The OPAMPs can be calibrated to compensate the offset compensation
- Timer-controlled Mux for automatic switch of inverting and non-inverting input

Table 14: OPAMPs inverting/non-inverting inputs

|                      |      | OPAMP1 | OPAMP2 | OPAMP3 | OPAMP4 |
|----------------------|------|--------|--------|--------|--------|
| Inverting input      | PGA  | OK     | OK     | OK     | OK     |
|                      | VOUT | OK     | OK     | OK     | OK     |
|                      | IO1  | PC5    | PC5    | PB10   | PB10   |
|                      | IO2  | PA3    | PA5    | PB2    | PD8    |
| Non-inverting inputs | IO1  | PA7    | PD14   | PB13   | PD11   |
|                      | IO2  | PA5    | PB14   | PA5    | PB11   |
|                      | IO3  | PA3    | PB0    | PA1    | PA4    |
|                      | IO4  | PA1    | PA7    | PB0    | PB13   |

#### 16.2.2 How to use this driver

This driver provides functions to configure and program the OPAMP of all STM32F30x devices. To use the OPAMP, perform the following steps:

- 1. Enable the SYSCFG APB clock to get write access to OPAMP register using RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_SYSCFG, ENABLE);
- 2. Configure the OPAMP input in analog mode using GPIO Init()
- 3. Configure the OPAMP using OPAMP\_Init() function:
  - Select the inverting input
  - Select the non-inverting inverting input
- 4. Enable the OPAMP using OPAMP\_Cmd() function

#### 16.2.3 Initialization and Configuration functions

- OPAMP Delnit()
- OPAMP\_Init()
- OPAMP\_StructInit()
- OPAMP\_PGAConfig()
- OPAMP\_VrefConfig()
- OPAMP\_VrefConnectNonInvertingInput()
- OPAMP\_VrefConnectADCCmd()
- OPAMP\_TimerControlledMuxConfig()
- OPAMP\_TimerControlledMuxCmd()

- **OPAMP Cmd()**
- OPAMP GetOutputLevel()
- OPAMP\_OffsetTrimModeSelect()
- OPAMP\_OffsetTrimConfig()
- OPAMP\_StartCalibration()

#### 16.2.4 **Initialization and Configuration**

#### 16.2.4.1 OPAMP\_DeInit

**Function Name** void OPAMP\_Delnit ( uint32\_t OPAMP\_Selection)

**Function Description** Deinitializes OPAMP peripheral registers to their default reset

values.

**Parameters** OPAMP\_Selection.

Return values None.

Notes Deinitialization can't be performed if the OPAMP configuration is locked. To unlock the configuration, perform a system

reset.

#### 16.2.4.2 **OPAMP Init**

**Parameters** 

**Notes** 

**Function Name** void OPAMP Init (uint32 t OPAMP Selection, OPAMP\_InitTypeDef \* OPAMP\_InitStruct)

Initializes the OPAMP peripheral according to the specified **Function Description** 

parameters in OPAMP\_InitStruct.

**OPAMP Selection:** the selected OPAMP. This parameter can be OPAMP Selection OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.

**OPAMP\_InitStruct:** pointer to an OPAMP\_InitTypeDef structure that contains the configuration information for the specified OPAMP peripheral. OPAMP\_InvertingInput

specifies the inverting input of

OPAMPOPAMP\_NonInvertingInput specifies the non

inverting input of OPAMP

**OPAMP InvertingInput:** 

OPAMP\_NonInvertingInput:

Return values None.

> If the selected OPAMP is locked, initialization can't be performed. To unlock the configuration, perform a system

> > reset.

DocID023800 Rev 1

291/584

#### **OPAMP\_StructInit** 16.2.4.3

void OPAMP\_StructInit ( OPAMP\_InitTypeDef \* **Function Name** 

**OPAMP InitStruct)** 

**Function Description** Fills each OPAMP\_InitStruct member with its default value.

**Parameters OPAMP\_InitStruct:** pointer to an OPAMP\_InitTypeDef

structure which will be initialized.

Return values None.

**Notes** None.

#### 16.2.4.4 **OPAMP\_PGAConfig**

**Function Name** void OPAMP\_PGAConfig ( uint32\_t OPAMP\_Selection,

uint32\_t OPAMP\_PGAGain, uint32\_t OPAMP\_PGAConnect)

Configure the feedback resistor gain. **Function Description** 

**Parameters OPAMP\_Selection:** the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to

select the OPAMP peripheral.

NewState: new state of the OPAMP peripheral. This

parameter can be: ENABLE or DISABLE.

Return values None.

Notes If the selected OPAMP is locked, gain configuration can't be performed. To unlock the configuration, perform a system

reset.

#### OPAMP\_VrefConfig 16.2.4.5

**Function Name** void OPAMP\_VrefConfig ( uint32\_t OPAMP\_Selection,

uint32\_t OPAMP\_Vref)

292/584 DocID023800 Rev 1 **Function Description** 

Configure the OPAMP's internal reference.

**Parameters** 

- **OPAMP\_Selection:** the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.
- **OPAMP\_Vref**: This parameter can be: OPAMP\_Vref\_3VDDA: OPMAP Vref = 3.3% VDDA OPAMP Vref 10VDDA: OPMAP Vref = 10% VDDA OPAMP Vref 50VDDA: OPMAP Vref = 50% VDDA OPAMP\_Vref\_90VDDA: OPMAP Vref = 90% VDDA

Return values

**Notes** 

- This feature is used when calibration enabled or OPAMP's reference connected to the non inverting input.
- If the selected OPAMP is locked, Vref configuration can't be performed. To unlock the configuration, perform a system reset.

#### 16.2.4.6 OPAMP\_VrefConnectNonInvertingInput

void OPAMP\_VrefConnectNonInvertingInput ( uint32 t **Function Name** 

OPAMP\_Selection, FunctionalState NewState)

**Function Description** Connnect the internal reference to the OPAMP's non inverting

input.

**Parameters OPAMP\_Selection:** the selected OPAMP. This parameter can be OPAMP Selection OPAMPx where x can be 1 to 4 to

select the OPAMP peripheral.

NewState: new state of the OPAMP peripheral. This

parameter can be: ENABLE or DISABLE.

Return values None.

If the selected OPAMP is locked, Vref configuration can't be Notes performed. To unlock the configuration, perform a system

reset.

#### 16.2.4.7 **OPAMP VrefConnectADCCmd**

void OPAMP VrefConnectADCCmd (uint32 t **Function Name** 

OPAMP\_Selection, FunctionalState NewState)

| Operational amplifier (OPAMP) | UM1581                                                                                                       |
|-------------------------------|--------------------------------------------------------------------------------------------------------------|
| Function Description          | Enables or disables connecting the OPAMP's internal reference to ADC.                                        |
| Parameters                    | <ul> <li>NewState: new state of the Vrefint output. This parameter<br/>can be: ENABLE or DISABLE.</li> </ul> |
| Return values                 | None.                                                                                                        |
| Notes                         | <ul> <li>If the selected OPAMP is locked, Vref connection can't be</li> </ul>                                |

reset.

#### 16.2.4.8 OPAMP\_TimerControlledMuxConfig

| Function Name        | void OPAMP_TimerControlledMuxConfig ( uint32_t OPAMP_Selection, OPAMP_InitTypeDef * OPAMP_InitStruct)                                             |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Configure the OPAMP peripheral (secondary inputs) for timer-<br>controlled mux mode according to the specified parameters in<br>OPAMP_InitStruct. |
| Parameters           | OPAMP_Selection: the selected OPAMP. This parameter     can be OPAMP. Selection, OPAMPs where x can be 1 to 4 to                                  |

OPAMP\_Selection: the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.
 OPAMP\_InitStruct: pointer to an OPAMP\_InitTypeDef structure that contains the configuration information for the

performed. To unlock the configuration, perform a system

structure that contains the configuration information for the specified OPAMP peripheral. OPAMP\_InvertingInput specifies the inverting input of OPAMPOPAMP\_NonInvertingInput specifies the non inverting input of OPAMP

OPAMP\_InvertingInput :OPAMP\_NonInvertingInput :

Return values • None.

• If the selected OPAMP is locked, timer-controlled mux configuration can't be performed. To unlock the configuration, perform a system reset.

PGA and Vout can't be selected as secondary inverting input.

**57** 

#### 16.2.4.9 OPAMP TimerControlledMuxCmd

Notes

Function Name void OPAMP\_TimerControlledMuxCmd ( uint32\_t OPAMP Selection, FunctionalState NewState)

294/584 DocID023800 Rev 1

**Function Description** 

Enable or disable the timer-controlled mux mode.

**Parameters** 

- **OPAMP\_Selection**: the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.
- **NewState:** new state of the OPAMP peripheral. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

 If the selected OPAMP is locked, enable/disable can't be performed. To unlock the configuration, perform a system reset.

#### 16.2.4.10 OPAMP\_Cmd

Function Name void OPAMP\_Cmd ( uint32\_t OPAMP\_Selection,

FunctionalState NewState)

**Function Description** 

Enable or disable the OPAMP peripheral.

**Parameters** 

- **OPAMP\_Selection**: the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.
- **NewState**: new state of the OPAMP peripheral. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

 If the selected OPAMP is locked, enable/disable can't be performed. To unlock the configuration, perform a system reset.

#### 16.2.4.11 OPAMP\_GetOutputLevel

Function Name uint32\_t OPAMP\_GetOutputLevel ( uint32\_t

OPAMP\_Selection)

Function Description Return the output level (high or low) during calibration of the

selected OPAMP.

Parameters • **OPAMP\_Selection**: the selected OPAMP. This parameter

can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to

select the OPAMP peripheral.

– OPAMP :

47/

DocID023800 Rev 1

295/584

**OPAMP:** 

Return values

Returns the selected OPAMP output level: low or high.

Notes

OPAMP ouput level is provided only during calibration phase.

#### 16.2.4.12 OPAMP OffsetTrimModeSelect

**Function Name** void OPAMP OffsetTrimModeSelect ( uint32 t **OPAMP Selection, uint32 t OPAMP Trimming)** 

Select the trimming mode.

**Function Description** 

**Parameters** 

OffsetTrimming: the selected offset trimming mode. This

parameter can be one of the following values:

**OPAMP\_Trimming\_Factory**: factory trimming values are used for offset calibration

**OPAMP\_Trimming\_User:** user trimming values are used for offset calibration

Return values

**Notes** 

None.

When OffsetTrimming User is selected, use OPAMP OffsetTrimConfig() function or OPAMP OffsetTrimLowPowerConfig() function to adjust trimming value.

#### 16.2.4.13 OPAMP\_OffsetTrimConfig

void OPAMP\_OffsetTrimConfig ( uint32\_t OPAMP\_Selection, **Function Name** uint32 t OPAMP Input, uint32 t OPAMP TrimValue)

**Function Description** 

Configure the trimming value of the OPAMP.

**Parameters** 

- **OPAMP\_Selection:** the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to select the OPAMP peripheral.
- **OPAMP\_Input:** the selected OPAMP input. This parameter can be one of the following values:
  - **OPAMP\_Input\_Inverting**: Inverting input is selected to configure the trimming value
  - **OPAMP\_Input\_NonInverting**: Non inverting input is selected to configure the trimming value
- **OPAMP TrimValue:** the trimming value. This parameter

can be any value lower or equal to 0x0000001F.

Return values

None.

Notes

None.

#### 16.2.4.14 OPAMP StartCalibration

Function Name void OPAMP\_StartCalibration (uint32\_t OPAMP\_Selection,

FunctionalState NewState)

**Function Description** 

Parameters

Start or stop the calibration of selected OPAMP peripheral.

 OPAMP\_Selection: the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to

select the OPAMP peripheral.

NewState: new state of the OPAMP peripheral. This

parameter can be: ENABLE or DISABLE.

Return values

**Notes** 

None.

 If the selected OPAMP is locked, start/stop can't be performed. To unlock the configuration, perform a system reset.

## 16.2.5 OPAMP configuration locking function

#### 16.2.5.1 OPAMP\_LockConfig

Function Name void OPAMP\_LockConfig ( uint32\_t OPAMP\_Selection)

**Function Description** 

Lock the selected OPAMP configuration.

**Parameters** 

OPAMP\_Selection: the selected OPAMP. This parameter can be OPAMP\_Selection\_OPAMPx where x can be 1 to 4 to

select the OPAMP peripheral.

Return values

None.

**Notes** 

 Locking the configuration means that all control bits are readonly. To unlock the OPAMP configuration, perform a system

reset.

DocID023800 Rev 1

297/584

## 16.3 OPAMP Firmware driver defines

#### 16.3.1 OPAMP

**OPAMP** 

#### OPAMP\_Exported\_Constants

#define: OPAMP\_Trimming\_Factory ((uint32\_t)0x00000000)
 Factory trimming

#define: OPAMP\_Trimming\_User OPAMP\_CSR\_USERTRIM
 User trimming

#### OPAMP\_Input

- #define: OPAMP\_Input\_Inverting ((uint32\_t)0x00000018)
   Inverting input
- #define: OPAMP\_Input\_NonInverting ((uint32\_t)0x00000013)
   Non inverting input

#### OPAMP\_InvertingInput

- #define: OPAMP\_InvertingInput\_IO1 ((uint32\_t)0x00000000)
   IO1 (PC5 for OPAMP1 and OPAMP2, PB10 for OPAMP3 and OPAMP4) connected to OPAMPx inverting input
- #define: OPAMP\_InvertingInput\_IO2 OPAMP\_CSR\_VMSEL\_0
   IO2 (PA3 for OPAMP1, PA5 for OPAMP2, PB2 for OPAMP3, PD8 for OPAMP4) connected to OPAMPx inverting input
- #define: OPAMP\_InvertingInput\_PGA OPAMP\_CSR\_VMSEL\_1
   Resistor feedback output connected to OPAMPx inverting input (PGA mode)
- #define: OPAMP\_InvertingInput\_Vout OPAMP\_CSR\_VMSEL
   Vout connected to OPAMPx inverting input (follower mode)

#### OPAMP\_NonInvertingInput

- #define: OPAMP\_NonInvertingInput\_IO1 ((uint32\_t)0x00000000)
   IO1 (PA7 for OPAMP1, PD14 for OPAMP2, PB13 for OPAMP3, PD11 for OPAMP4) connected to OPAMPx non inverting input
- #define: *OPAMP\_NonInvertingInput\_IO2 OPAMP\_CSR\_VPSEL\_0*IO2 (PA5 for OPAMP1, PB14 for OPAMP2, PA5 for OPAMP3, PB11 for OPAMP4) connected to OPAMPx non inverting input
- #define: OPAMP\_NonInvertingInput\_IO3 OPAMP\_CSR\_VPSEL\_1
   IO3 (PA3 for OPAMP1, PB0 for OPAMP2, PA1 for OPAMP3, PA4 for OPAMP4) connected to OPAMPx non inverting input
- #define: *OPAMP\_NonInvertingInput\_IO4 OPAMP\_CSR\_VPSEL*IO4 (PA1 for OPAMP1, PA7 for OPAMP2, PB0 for OPAMP3, PB13 for OPAMP4) connected to OPAMPx non inverting input

#### OPAMP\_OutputLevel

- #define: OPAMP\_OutputLevel\_High OPAMP\_CSR\_OUTCAL
- #define: OPAMP\_OutputLevel\_Low ((uint32\_t)0x00000000)

#### OPAMP\_PGAConnect\_Config

- #define: OPAMP\_PGAConnect\_No ((uint32\_t)0x00000000)
- #define: OPAMP\_PGAConnect\_IO1 OPAMP\_CSR\_PGGAIN\_3
- #define: OPAMP\_PGAConnect\_IO2 ((uint32\_t)0x00030000)

## OPAMP\_PGAGain\_Config

- #define: OPAMP\_OPAMP\_PGAGain\_2 ((uint32\_t)0x00000000)
- #define: OPAMP\_OPAMP\_PGAGain\_4 OPAMP\_CSR\_PGGAIN\_0

- #define: OPAMP\_OPAMP\_PGAGain\_8 OPAMP\_CSR\_PGGAIN\_1
- #define: OPAMP\_OPAMP\_PGAGain\_16 ((uint32\_t)0x0000C000)

#### OPAMP\_Selection

- #define: OPAMP\_Selection\_OPAMP1 ((uint32\_t)0x00000000)
   OPAMP1 Selection
- #define: OPAMP\_Selection\_OPAMP2 ((uint32\_t)0x00000004)
   OPAMP2 Selection
- #define: OPAMP\_Selection\_OPAMP3 ((uint32\_t)0x00000008)
   OPAMP3 Selection
- #define: OPAMP\_Selection\_OPAMP4 ((uint32\_t)0x0000000C)
   OPAMP4 Selection

#### OPAMP\_Vref

- #define: OPAMP\_Vref\_3VDDA ((uint32\_t)0x00000000)
   OPMAP Vref = 3.3% VDDA
- #define: OPAMP\_Vref\_10VDDA OPAMP\_CSR\_CALSEL\_0
   OPMAP Vref = 10% VDDA
- #define: OPAMP\_Vref\_50VDDA OPAMP\_CSR\_CALSEL\_1
   OPMAP Vref = 50% VDDA
- #define: OPAMP\_Vref\_90VDDA OPAMP\_CSR\_CALSEL
   OPMAP Vref = 90% VDDA

UM1581 Power control (PWR)

# 17 Power control (PWR)

# 17.1 PWR Firmware driver registers structures

## 17.1.1 PWR\_TypeDef

PWR\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t CSR

#### **Field Documentation**

- IO uint32 t PWR TypeDef::CR
  - PWR power control register, Address offset: 0x00
- \_\_IO uint32\_t PWR\_TypeDef::CSR
  - PWR power control/status register, Address offset: 0x04

# 17.2 PWR Firmware driver API description

The following section lists the various functions of the PWR library.

## 17.2.1 Backup Domain Access function

After reset, the Backup Domain Registers (RCC BDCR Register, RTC registers and RTC backup registers) are protected against possible stray write accesses.

To enable access to Backup domain use the PWR\_BackupAccessCmd(ENABLE) function.

- PWR Delnit()
- PWR\_BackupAccessCmd()

#### 17.2.2 PVD configuration functions

- The PVD is used to monitor the VDD power supply by comparing it to a threshold selected by the PVD Level (PLS[2:0] bits in the PWR\_CR).
- A PVDO flag is available to indicate if VDD/VDDA is higher or lower than the PVD threshold. This event is internally connected to the EXTI line16 and can generate an interrupt if enabled through the EXTI registers.
- The PVD is stopped in Standby mode.
- PWR\_PVDLevelConfig()
- PWR\_PVDCmd()

Power control (PWR) UM1581

## 17.2.3 WakeUp pins configuration functions

• WakeUp pins are used to wakeup the system from Standby mode. These pins are forced in input pull down configuration and are active on rising edges.

- There are three WakeUp pins: WakeUp Pin 1 on PA.00, WakeUp Pin 2 on PC.13 and WakeUp Pin 3 on PE.06.
- PWR\_WakeUpPinCmd()

## 17.2.4 Low Power modes configuration functions

The devices feature three low-power modes:

- Sleep mode: Cortex-M4 core stopped, peripherals kept running.
- Stop mode: all clocks are stopped, regulator running, regulator in low power mode
- Standby mode: VCORE domain powered off

#### Sleep mode

- Entry:
  - The Sleep mode is entered by executing the WFE() or WFI() instructions.
- Exit:
  - Any peripheral interrupt acknowledged by the nested vectored interrupt controller (NVIC) can wake up the device from Sleep mode.

#### Stop mode

In Stop mode, all clocks in the VCORE domain are stopped, the PLL, the HSI, and the HSE RC oscillators are disabled. Internal SRAM and register contents are preserved. The voltage regulator can be configured either in normal or low-power mode.

- Entry:
  - The Stop mode is entered using the PWR\_EnterSTOPMode(PWR\_Regulator\_LowPower,) function with regulator in LowPower or with Regulator ON.
- Exit:
  - Any EXTI Line (Internal or External) configured in Interrupt/Event mode or any internal IPs (I2C or UASRT) wakeup event.

## Standby mode

The Standby mode allows to achieve the lowest power consumption. It is based on the Cortex-M4 deepsleep mode, with the voltage regulator disabled. The VCORE domain is consequently powered off. The PLL, the HSI, and the HSE oscillator are also switched off. SRAM and register contents are lost except for the Backup domain (RTC registers, RTC backup registers and Standby circuitry).

The voltage regulator is OFF.

- Entry:
  - The Standby mode is entered using the PWR\_EnterSTANDBYMode() function.
- Exit:

UM1581 Power control (PWR)

 WKUP pin rising edge, RTC alarm (Alarm A and Alarm B), RTC wakeup, tamper event, time-stamp event, external reset in NRST pin, IWDG reset.

#### Auto-wakeup (AWU) from low-power mode

The MCU can be woken up from low-power mode by an RTC Alarm event, a tamper event, a time-stamp event, or a comparator event, without depending on an external interrupt (Auto-wakeup mode).

- RTC auto-wakeup (AWU) from the Stop mode
  - To wake up from the Stop mode with an RTC alarm event, it is necessary to:
    - Configure the EXTI Line 17 to be sensitive to rising edges (Interrupt or Event modes) using the EXTI Init() function.
    - Enable the RTC Alarm Interrupt using the RTC\_ITConfig() function
    - Configure the RTC to generate the RTC alarm using the RTC\_SetAlarm() and RTC\_AlarmCmd() functions.
  - To wake up from the Stop mode with an RTC Tamper or time stamp event, it is necessary to:
    - Configure the EXTI Line 19 to be sensitive to rising edges (Interrupt or Event modes) using the EXTI\_Init() function.
    - Enable the RTC Tamper or time stamp Interrupt using the RTC\_ITConfig() function.
    - Configure the RTC to detect the tamper or time stamp event using the RTC\_TimeStampConfig(), RTC\_TamperTriggerConfig() and RTC\_TamperCmd() functions.
- RTC auto-wakeup (AWU) from the Standby mode
  - To wake up from the Standby mode with an RTC alarm event, it is necessary to:
    - Enable the RTC Alarm Interrupt using the RTC\_ITConfig() function.
    - Configure the RTC to generate the RTC alarm using the RTC\_SetAlarm() and RTC\_AlarmCmd() functions.
  - To wake up from the Standby mode with an RTC Tamper or time stamp event, it is necessary to:
    - Enable the RTC Tamper or time stamp Interrupt using the RTC\_ITConfig() function.
    - Configure the RTC to detect the tamper or time stamp event using the RTC\_TimeStampConfig(), RTC\_TamperTriggerConfig() and RTC\_TamperCmd() functions.
- Comparator auto-wakeup (AWU) from the Stop mode
  - To wake up from the Stop mode with a comparator wakeup event, it is necessary to:
    - Configure the correspondant comparator EXTI Line to be sensitive to the selected edges (falling, rising or falling and rising) (Interrupt or Event modes) using the EXTI\_Init() function.
    - Configure the comparator to generate the event.
- PWR\_EnterSleepMode()
- PWR\_EnterSTOPMode()
- PWR EnterSTANDBYMode()

#### 17.2.5 Flags management functions

- PWR\_GetFlagStatus()
- PWR ClearFlag()

Power control (PWR) UM1581

#### 17.2.6 **Backup domain access function**

#### 17.2.6.1 **PWR Delnit**

**Function Name** void PWR Delnit (void)

Deinitializes the PWR peripheral registers to their default reset **Function Description** 

values.

None.

**Parameters** None. Return values None. **Notes** 

#### 17.2.6.2 PWR\_BackupAccessCmd

**Function Name** void PWR\_BackupAccessCmd ( FunctionalState NewState)

**Function Description** 

Enables or disables access to the RTC and backup registers.

**Parameters** 

NewState: new state of the access to the RTC and backup registers. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

If the HSE divided by 32 is used as the RTC clock, the Backup Domain Access should be kept enabled.

#### 17.2.7 **PVD** configuration function

#### 17.2.7.1 PWR\_PVDLevelConfig

void PWR\_PVDLevelConfig ( uint32\_t PWR\_PVDLevel) **Function Name** 

Configures the voltage threshold detected by the Power Voltage **Function Description** 

Detector(PVD).

**Parameters** PWR\_PVDLevel: specifies the PVD detection level This parameter can be one of the following values:

> PWR\_PVDLevel\_0: PVD detection level set to 2.18V PWR PVDLevel 1: PVD detection level set to 2.28V

PWR\_PVDLevel\_2: PVD detection level set to 2.38V

**UM1581** Power control (PWR)

None.

PWR PVDLevel 3: PVD detection level set to 2.48V PWR\_PVDLevel\_4: PVD detection level set to 2.58V PWR\_PVDLevel\_5 : PVD detection level set to 2.68V PWR\_PVDLevel\_6 : PVD detection level set to 2.78V PWR\_PVDLevel\_7: PVD detection level set to 2.88V

Return values

Notes None.

#### 17.2.7.2 PWR PVDCmd

void PWR\_PVDCmd ( FunctionalState NewState) **Function Name** 

Enables or disables the Power Voltage Detector(PVD). **Function Description** 

**Parameters NewState:** new state of the PVD. This parameter can be:

ENABLE or DISABLE.

None. **Notes** None.

#### 17.2.8 WakeUp pins configuration functions

#### 17.2.8.1 PWR\_WakeUpPinCmd

Return values

**Function Name** void PWR WakeUpPinCmd (uint32 t PWR WakeUpPin,

FunctionalState NewState)

**Function Description** Enables or disables the WakeUp Pin functionality.

**Parameters** PWR\_WakeUpPin: specifies the WakeUpPin. This

parameter can be: PWR\_WakeUpPin\_1, PWR\_WakeUpPin\_2 or PWR\_WakeUpPin\_3.

NewState: new state of the WakeUp Pin functionality. This

parameter can be: ENABLE or DISABLE.

Return values None.

Notes None. Power control (PWR) UM1581

## 17.2.9 Low power mode configuration functions

#### 17.2.9.1 PWR\_EnterSleepMode

**Function Name** 

void PWR EnterSleepMode ( uint8 t PWR SLEEPEntry)

**Function Description** 

Enters Sleep mode.

**Parameters** 

- PWR\_SLEEPEntry: specifies if SLEEP mode in entered with WFI or WFE instruction. This parameter can be one of the following values:
  - PWR\_SLEEPEntry\_WFI: enter SLEEP mode with WFI instruction
  - PWR\_SLEEPEntry\_WFE: enter SLEEP mode with WFE instruction

Return values

None.

Notes

 In Sleep mode, all I/O pins keep the same state as in Run mode.

#### 17.2.9.2 PWR\_EnterSTOPMode

**Function Name** 

void PWR\_EnterSTOPMode ( uint32\_t PWR\_Regulator, uint8\_t PWR\_STOPEntry)

**Function Description** 

Enters STOP mode.

**Parameters** 

- PWR\_Regulator: specifies the regulator state in STOP mode. This parameter can be one of the following values:
  - PWR\_Regulator\_ON: STOP mode with regulator ON
  - PWR\_Regulator\_LowPower: STOP mode with regulator in low power mode
- PWR\_STOPEntry: specifies if STOP mode in entered with WFI or WFE instruction. This parameter can be one of the following values:
  - PWR\_STOPEntry\_WFI: enter STOP mode with WFI instruction
  - PWR\_STOPEntry\_WFE: enter STOP mode with WFE instruction

Return values

None.

**Notes** 

- In Stop mode, all I/O pins keep the same state as in Run mode.
- When exiting Stop mode by issuing an interrupt or a wakeup event, the MSI RC oscillator is selected as system clock.
- When the voltage regulator operates in low power mode, an additional startup delay is incurred when waking up from Stop

306/584

DocID023800 Rev 1

UM1581 Power control (PWR)

mode. By keeping the internal regulator ON during Stop mode, the consumption is higher although the startup time is reduced.

#### 17.2.9.3 PWR EnterSTANDBYMode

**Function Name** 

#### void PWR\_EnterSTANDBYMode ( void )

**Function Description** 

Enters STANDBY mode.

**Parameters** 

None.

Return values

None.

Notes

- In Standby mode, all I/O pins are high impedance except for:
- Reset pad (still available)
- RTC\_AF1 pin (PC13) if configured for Wakeup pin 2 (WKUP2), tamper, time-stamp, RTC Alarm out, or RTC clock calibration out.
- WKUP pin 1 (PA0) and WKUP pin 3 (PE6), if enabled.

#### 17.2.10 Flag management functions

#### 17.2.10.1 PWR\_GetFlagStatus

Function Name
Function Description
Parameters

#### FlagStatus PWR\_GetFlagStatus ( uint32\_t PWR\_FLAG)

Checks whether the specified PWR flag is set or not.

- PWR\_FLAG: specifies the flag to check. This parameter can be one of the following values: PWR\_FLAG\_WU: Wake Up flag. This flag indicates that a wakeup event was received from the WKUP pin or from the RTC alarm (Alarm A or Alarm B), RTC Tamper event, RTC TimeStamp event or RTC Wakeup. PWR\_FLAG\_SB: StandBy flag. This flag indicates that the system was resumed from StandBy mode. PWR\_FLAG\_PVDO: PVD Output. This flag is valid only if PVD is enabled by the PWR\_PVDCmd() function. PWR\_FLAG\_VREFINTRDY: Internal Voltage Reference Ready flag. This flag indicates the state of the internal voltage reference, VREFINT.
  - PWR\_FLAG\_WU: Wake Up flag. This flag indicates that a wakeup event was received from the WKUP pin or from the RTC alarm (Alarm A or Alarm B), RTC Tamper

Power control (PWR) UM1581

event, RTC TimeStamp event or RTC Wakeup.

- PWR\_FLAG\_SB: StandBy flag. This flag indicates that the system was resumed from StandBy mode.
- PWR\_FLAG\_PVDO: PVD Output. This flag is valid only if PVD is enabled by the PWR\_PVDCmd() function.
- PWR\_FLAG\_VREFINTRDY: Internal Voltage Reference Ready flag. This flag indicates the state of the internal voltage reference, VREFINT.

Return values • The new state of PWR\_FLAG (SET or RESET).

Notes • None.

#### 17.2.10.2 PWR\_ClearFlag

Function Name void PWR\_ClearFlag ( uint32\_t PWR\_FLAG)

Function Description Clears the PWR's pending flags.

• PWR\_FLAG: specifies the flag to clear. This parameter can

be one of the following values:

PWR\_FLAG\_WU: Wake Up flagPWR FLAG SB: StandBy flag

Return values

None.

None.

## 17.3 PWR Firmware driver defines

#### 17.3.1 PWR

**PWR** 

PWR\_Flag

#define: PWR\_FLAG\_WU PWR\_CSR\_WUF

• #define: **PWR\_FLAG\_SB PWR\_CSR\_SBF** 

#define: PWR\_FLAG\_PVDO PWR\_CSR\_PVDO

UM1581 Power control (PWR)

• #define: PWR\_FLAG\_VREFINTRDY PWR\_CSR\_VREFINTRDYF

#### PWR\_PVD\_detection\_level

- #define: PWR\_PVDLevel\_0 PWR\_CR\_PLS\_LEV0
- #define: PWR\_PVDLevel\_1 PWR\_CR\_PLS\_LEV1
- #define: PWR\_PVDLevel\_2 PWR\_CR\_PLS\_LEV2
- #define: PWR\_PVDLevel\_3 PWR\_CR\_PLS\_LEV3
- #define: PWR\_PVDLevel\_4 PWR\_CR\_PLS\_LEV4
- #define: PWR\_PVDLevel\_5 PWR\_CR\_PLS\_LEV5
- #define: PWR\_PVDLevel\_6 PWR\_CR\_PLS\_LEV6
- #define: *PWR\_PVDLevel\_7 PWR\_CR\_PLS\_LEV7*

#### PWR\_Regulator\_state\_is\_Sleep\_STOP\_mode

- #define: PWR\_Regulator\_ON ((uint32\_t)0x00000000)
- #define: PWR\_Regulator\_LowPower PWR\_CR\_LPSDSR

Power control (PWR) UM1581

#### PWR\_SLEEP\_mode\_entry

• #define: PWR\_SLEEPEntry\_WFI ((uint8\_t)0x01)

• #define: PWR\_SLEEPEntry\_WFE ((uint8\_t)0x02)

#### PWR\_STOP\_mode\_entry

• #define: PWR\_STOPEntry\_WFI ((uint8\_t)0x01)

• #define: PWR\_STOPEntry\_WFE ((uint8\_t)0x02)

## PWR\_WakeUp\_Pins

#define: PWR\_WakeUpPin\_1 PWR\_CSR\_EWUP1

• #define: PWR\_WakeUpPin\_2 PWR\_CSR\_EWUP2

#define: PWR\_WakeUpPin\_3 PWR\_CSR\_EWUP3

# 18 Reset and clock control (RCC)

# 18.1 RCC Firmware driver registers structures

## 18.1.1 RCC\_TypeDef

RCC\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t CFGR
- IO uint32 t CIR
- \_\_IO uint32\_t APB2RSTR
- \_\_IO uint32\_t APB1RSTR
- IO uint32 t AHBENR
- \_\_IO uint32\_t APB2ENR
- \_\_IO uint32\_t APB1ENR
- IO uint32 t BDCR
- \_\_IO uint32\_t CSR
- IO uint32 t AHBRSTR
- IO uint32 t CFGR2
- \_\_IO uint32\_t CFGR3

#### **Field Documentation**

- \_\_IO uint32\_t RCC\_TypeDef::CR
  - RCC clock control register, Address offset: 0x00
- \_\_IO uint32\_t RCC\_TypeDef::CFGR
  - RCC clock configuration register, Address offset: 0x04
- \_\_IO uint32\_t RCC\_TypeDef::CIR
  - RCC clock interrupt register, Address offset: 0x08
- \_\_IO uint32\_t RCC\_TypeDef::APB2RSTR
  - RCC APB2 peripheral reset register, Address offset: 0x0C
- \_\_IO uint32\_t RCC\_TypeDef::APB1RSTR
  - RCC APB1 peripheral reset register, Address offset: 0x10
- IO uint32 t RCC TypeDef::AHBENR
  - RCC AHB peripheral clock register, Address offset: 0x14
- \_\_IO uint32\_t RCC\_TypeDef::APB2ENR
  - RCC APB2 peripheral clock enable register, Address offset: 0x18
- \_\_IO uint32\_t RCC\_TypeDef::APB1ENR
  - RCC APB1 peripheral clock enable register, Address offset: 0x1C
- \_\_IO uint32\_t RCC\_TypeDef::BDCR
  - RCC Backup domain control register, Address offset: 0x20
- \_\_IO uint32\_t RCC\_TypeDef::CSR
  - RCC clock control & status register, Address offset: 0x24
- \_\_IO uint32\_t RCC\_TypeDef::AHBRSTR
  - RCC AHB peripheral reset register, Address offset: 0x28
- \_\_IO uint32\_t RCC\_TypeDef::CFGR2

- RCC clock configuration register 2, Address offset: 0x2C
- \_\_IO uint32\_t RCC\_TypeDef::CFGR3
  - RCC clock configuration register 3, Address offset: 0x30

#### 18.1.2 RCC ClocksTypeDef

RCC\_ClocksTypeDef is defined in the stm32f30x\_rcc.h

Data Fields

- uint32\_t SYSCLK\_Frequency
- uint32 t HCLK Frequency
- uint32\_t PCLK1\_Frequency
- uint32\_t PCLK2\_Frequency
- uint32 t ADC12CLK Frequency
- uint32 t ADC34CLK Frequency
- uint32\_t I2C1CLK\_Frequency
- uint32\_t I2C2CLK\_Frequency
- uint32\_t TIM1CLK\_Frequency
- uint32\_t TIM8CLK\_Frequency
- uint32\_t USART1CLK\_Frequency
- uint32\_t USART2CLK\_Frequency
- uint32\_t USART3CLK\_Frequency
- uint32\_t UART4CLK\_Frequency
- uint32\_t UART5CLK\_Frequency

#### **Field Documentation**

- uint32\_t RCC\_ClocksTypeDef::SYSCLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::HCLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::PCLK1\_Frequency
- uint32 t RCC ClocksTypeDef::PCLK2 Frequency
- uint32 t RCC ClocksTypeDef::ADC12CLK Frequency
- uint32\_t RCC\_ClocksTypeDef::ADC34CLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::l2C1CLK\_Frequency
- uint32 t RCC ClocksTypeDef::I2C2CLK Frequency
- uint32\_t RCC\_ClocksTypeDef::TIM1CLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::TIM8CLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::USART1CLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::USART2CLK\_Frequency
- uint32\_t RCC\_ClocksTypeDef::USART3CLK\_Frequency
- uint32 t RCC ClocksTypeDef::UART4CLK Frequency
- uint32\_t RCC\_ClocksTypeDef::UART5CLK\_Frequency

# 18.2 RCC Firmware driver API description

The following section lists the various functions of the RCC library.

## 18.2.1 RCC specific features

After reset the device is running from HSI (8 MHz) with Flash 0 WS, all peripherals are off except internal SRAM, Flash and SWD.

- There is no prescaler on High speed (AHB) and Low speed (APB) busses; all peripherals mapped on these busses are running at HSI speed.
- The clock for all peripherals is switched off, except the SRAM and FLASH.
- All GPIOs are in input floating state, except the SWD pins which are assigned to be used for debug purpose.

Once the device starts from reset, the user application has to:

- Configure the clock source to be used to drive the System clock (if the application needs higher frequency/performance).
- Configure the System clock frequency and Flash settings.
- Configure the AHB and APB busses prescalers.
- Enable the clock for the peripheral(s) to be used.
- Configure the clock source(s) for peripherals which clocks are not derived from the System clock (ADC, TIM, I2C, USART, RTC and IWDG).

## 18.2.2 Internal-external clocks, PLL, CSS and MCO configuration functions

This section provides functions allowing to configure the internal/external clocks, PLL, CSS and MCO.

- HSI (high-speed internal), 8 MHz factory-trimmed RC used directly or through the PLL as System clock source. The HSI clock can be used also to clock the USART and I2C peripherals.
- 2. LSI (low-speed internal), 40 KHz low consumption RC used as IWDG and/or RTC clock source.
- 3. HSE (high-speed external), 4 to 32 MHz crystal oscillator used directly or through the PLL as System clock source. Can be used also as RTC clock source.
- 4. LSE (low-speed external), 32 KHz oscillator used as RTC clock source. LSE can be used also to clock the USART peripherals.
- 5. PLL (clocked by HSI or HSE), for System clock.
- 6. CSS (Clock security system), once enabled and if a HSE clock failure occurs (HSE used directly or through PLL as System clock source), the System clock is automatically switched to HSI and an interrupt is generated if enabled. The interrupt is linked to the Cortex-M4 NMI (Non-Maskable Interrupt) exception vector.
- 7. MCO (microcontroller clock output), used to output SYSCLK, HSI, HSE, LSI, LSE, PLL clock on PA8 pin.
- RCC\_Delnit()
- RCC\_HSEConfig()
- RCC\_WaitForHSEStartUp()
- RCC\_AdjustHSICalibrationValue()
- RCC HSICmd()
- RCC\_LSEConfig()
- RCC\_LSEDriveConfig()
- RCC\_LSICmd()

- RCC\_PLLConfig()
- RCC PLLCmd()
- RCC\_PREDIV1Config()
- RCC\_ClockSecuritySystemCmd()
- RCC\_MCOConfig()

## 18.2.3 System, AHB, APB1 and APB2 busses clocks configuration functions

This section provide functions allowing to configure the System, AHB, APB1 and APB2 busses clocks.

- Several clock sources can be used to drive the System clock (SYSCLK): HSI, HSE and PLL. The AHB clock (HCLK) is derived from System clock through configurable prescaler and used to clock the CPU, memory and peripherals mapped on AHB bus (DMA and GPIO). APB1 (PCLK1) and APB2 (PCLK2) clocks are derived from AHB clock through configurable prescalers and used to clock the peripherals mapped on these busses. You can use "RCC\_GetClocksFreq()" function to retrieve the frequencies of these clocks.
- 2. The maximum frequency of the SYSCLK, HCLK, PCLK1 and PCLK2 is 72 MHz. Depending on the maximum frequency, the FLASH wait states (WS) should be adapted accordingly:

| Wait states      | HCLK clock frequency (MHz) |
|------------------|----------------------------|
| 0WS(1CPU cycle)  | 0 < HCLK <= 24             |
| 1WS(2CPU cycles) | 24 < HCLK <= 48            |
| 2WS(3CPU cycles) | 48 < HCLK <= 72            |

After reset, the System clock source is the HSI (8 MHz) with 0 WS and prefetch is disabled.



All the peripheral clocks are derived from the System clock (SYSCLK) except:

- The FLASH program/erase clock which is always HSI 8MHz clock.
- The USB 48 MHz clock which is derived from the PLL VCO clock.
- The USART clock which can be derived as well from HSI 8MHz, LSI or LSE.
- The I2C clock which can be derived as well from HSI 8MHz clock.
- The ADC clock which is derived from PLL output.
- The RTC clock which is derived from the LSE, LSI or 1 MHz HSE\_RTC (HSE divided by a programmable prescaler). The System clock (SYSCLK) frequency must be higher or equal to the RTC clock frequency.
- IWDG clock which is always the LSI clock.

It is recommended to use the following software sequences to tune the number of wait states needed to access the Flash memory with the CPU frequency (HCLK).

- Increasing the CPU frequency
  - Program the Flash Prefetch buffer, using "FLASH\_PrefetchBufferCmd(ENABLE)" function
  - Check that Flash Prefetch buffer activation is taken into account by reading FLASH\_ACR using the FLASH\_GetPrefetchBufferStatus() function
  - Program Flash WS to 1 or 2, using "FLASH\_SetLatency()" function

- Check that the new number of WS is taken into account by reading FLASH ACR
- Modify the CPU clock source, using "RCC\_SYSCLKConfig()" function
- If needed, modify the CPU clock prescaler by using "RCC HCLKConfig()" function
- Check that the new CPU clock source is taken into account by reading the clock source status, using "RCC GetSYSCLKSource()" function
- Decreasing the CPU frequency
  - Modify the CPU clock source, using "RCC\_SYSCLKConfig()" function
  - If needed, modify the CPU clock prescaler by using "RCC\_HCLKConfig()" function
  - Check that the new CPU clock source is taken into account by reading the clock source status, using "RCC\_GetSYSCLKSource()" function
  - Program the new number of WS, using "FLASH SetLatency()" function
  - Check that the new number of WS is taken into account by reading FLASH ACR
  - Disable the Flash Prefetch buffer using "FLASH\_PrefetchBufferCmd(DISABLE)" function
  - Check that Flash Prefetch buffer deactivation is taken into account by reading FLASH\_ACR using the FLASH\_GetPrefetchBufferStatus() function.
- RCC\_SYSCLKConfig()
- RCC GetSYSCLKSource()
- RCC HCLKConfig()
- RCC\_PCLK1Config()
- RCC PCLK2Config()
- RCC GetClocksFreq()

#### 18.2.4 Peripheral clocks configuration functions

This section provide functions allowing to configure the Peripheral clocks.

- 1. The RTC clock which is derived from the LSE, LSI or HSE\_Div32 (HSE divided by 32).
- After restart from Reset or wakeup from STANDBY, all peripherals are off except 2. internal SRAM, Flash and SWD. Before to start using a peripheral you have to enable its interface clock. You can do this using RCC AHBPeriphClockCmd(), RCC\_APB2PeriphClockCmd() and RCC\_APB1PeriphClockCmd() functions.
- To reset the peripherals configuration (to the default state after device reset) you can use RCC\_AHBPeriphResetCmd(), RCC\_APB2PeriphResetCmd() and RCC\_APB1PeriphResetCmd() functions.
- RCC\_ADCCLKConfig()
- RCC I2CCLKConfig()
- RCC TIMCLKConfig()
- RCC\_USARTCLKConfig()
- RCC USBCLKConfig()
- RCC RTCCLKConfig()
- RCC I2SCLKConfig()
- RCC RTCCLKCmd()
- RCC\_BackupResetCmd()
- RCC\_AHBPeriphClockCmd()
- RCC APB2PeriphClockCmd() RCC APB1PeriphClockCmd()
- RCC AHBPeriphResetCmd()
- RCC APB2PeriphResetCmd()
- RCC APB1PeriphResetCmd()

## 18.2.5 Interrupts and flags management functions

- RCC\_ITConfig()
- RCC\_GetFlagStatus()
- RCC ClearFlag()
- RCC\_GetITStatus()
- RCC\_ClearITPendingBit()

# 18.2.6 Internal and external clocks, PLL, CSS and MCO configuration functions

#### 18.2.6.1 RCC Delnit

Function Name void RCC\_Delnit (void)

**Function Description** 

Resets the RCC clock configuration to the default reset state.

**Parameters** 

None.

Return values

None.

Notes

- The default reset state of the clock configuration is given below:
- HSI ON and used as system clock source
- HSE and PLL OFF
- AHB, APB1 and APB2 prescalers set to 1.
- CSS and MCO OFF
- All interrupts disabled
- However, this function doesn't modify the configuration of the
- Peripheral clocks
- LSI, LSE and RTC clocks

#### 18.2.6.2 RCC\_HSEConfig

Function Name void RCC\_HSEConfig (uint8\_t RCC\_HSE)

**Function Description** 

Configures the External High Speed oscillator (HSE).

**Parameters** 

- **RCC\_HSE**: specifies the new state of the HSE. This parameter can be one of the following values:
  - RCC\_HSE\_OFF: turn OFF the HSE oscillator, HSERDY flag goes low after 6 HSE oscillator clock cycles.
  - RCC\_HSE\_ON: turn ON the HSE oscillator
  - RCC\_HSE\_Bypass: HSE oscillator bypassed with external clock

Return values

Notes

- None.
- After enabling the HSE (RCC\_HSE\_ON or RCC\_HSE\_Bypass), the application software should wait on HSERDY flag to be set indicating that HSE clock is stable and can be used to clock the PLL and/or system clock.
- HSE state can not be changed if it is used directly or through the PLL as system clock. In this case, you have to select another source of the system clock then change the HSE state (ex. disable it).
- The HSE is stopped by hardware when entering STOP and STANDBY modes.
- This function resets the CSSON bit, so if the Clock security system(CSS) was previously enabled you have to enable it again after calling this function.

#### 18.2.6.3 RCC\_WaitForHSEStartUp

Function Name

ErrorStatus RCC WaitForHSEStartUp (void)

**Function Description** 

Waits for HSE start-up.

**Parameters** 

- None.
- Return values
- An ErrorStatus enumeration value:
  - SUCCESS: HSE oscillator is stable and ready to use
  - ERROR: HSE oscillator not yet ready

Notes

 This function waits on HSERDY flag to be set and return SUCCESS if this flag is set, otherwise returns ERROR if the timeout is reached and this flag is not set. The timeout value is defined by the constant HSE\_STARTUP\_TIMEOUT in stm32f30x.h file. You can tailor it depending on the HSE crystal used in your application.

#### 18.2.6.4 RCC AdjustHSICalibrationValue

Function Name void RCC\_AdjustHSICalibrationValue ( uint8\_t

**HSICalibrationValue)** 

Function Description

Adjusts the Internal High Speed oscillator (HSI) calibration value.

**Parameters** 

**HSICalibrationValue:** specifies the HSI calibration trimming value. This parameter must be a number between 0 and

**477** 

DocID023800 Rev 1

317/584

0x1F.

#### Return values

#### Notes

- None.
- The calibration is used to compensate for the variations in voltage and temperature that influence the frequency of the internal HSI RC. Refer to the Application Note AN3300 for more details on how to calibrate the HSI.

#### 18.2.6.5 RCC\_HSICmd

**Function Name** 

**Parameters** 

# **Function Description**

## void RCC\_HSICmd ( FunctionalState NewState)

Enables or disables the Internal High Speed oscillator (HSI).

**NewState:** new state of the HSI. This parameter can be: ENABLE or DISABLE.

#### Return values

#### **Notes**

- None.
- After enabling the HSI, the application software should wait on HSIRDY flag to be set indicating that HSI clock is stable and can be used to clock the PLL and/or system clock.
- HSI can not be stopped if it is used directly or through the PLL as system clock. In this case, you have to select another source of the system clock then stop the HSI.
- The HSI is stopped by hardware when entering STOP and STANDBY modes.
- When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator clock cycles.

#### 18.2.6.6 RCC\_LSEConfig

**Function Name** 

# void RCC LSEConfig (uint32 t RCC LSE)

**Function Description Parameters** 

Configures the External Low Speed oscillator (LSE).

- **RCC LSE:** specifies the new state of the LSE. This parameter can be one of the following values:
  - RCC\_LSE\_OFF: turn OFF the LSE oscillator, LSERDY flag goes low after 6 LSE oscillator clock cycles.
  - RCC\_LSE\_ON: turn ON the LSE oscillator
  - RCC\_LSE\_Bypass: LSE oscillator bypassed with external clock

#### Return values

#### Notes

None.

- As the LSE is in the Backup domain and write access is denied to this domain after reset, you have to enable write access using PWR\_BackupAccessCmd(ENABLE) function before to configure the LSE (to be done once after reset).
- After enabling the LSE (RCC\_LSE\_ON or RCC\_LSE\_Bypass), the application software should wait on LSERDY flag to be set indicating that LSE clock is stable and can be used to clock the RTC.

#### 18.2.6.7 RCC\_LSEDriveConfig

Function Name

#### void RCC\_LSEDriveConfig ( uint32\_t RCC\_LSEDrive)

**Function Description** 

Configures the External Low Speed oscillator (LSE) drive capability.

**Parameters** 

- RCC\_LSEDrive: specifies the new state of the LSE drive capability. This parameter can be one of the following values:
  - RCC\_LSEDrive\_Low: LSE oscillator low drive capability.
  - RCC\_LSEDrive\_MediumLow: LSE oscillator medium low drive capability.
  - RCC\_LSEDrive\_MediumHigh: LSE oscillator medium high drive capability.
  - RCC\_LSEDrive\_High: LSE oscillator high drive capability.

Return values

None.

Notes

None.

## 18.2.6.8 RCC LSICmd

**Function Name** 

#### void RCC\_LSICmd ( FunctionalState NewState)

**Function Description** 

Enables or disables the Internal Low Speed oscillator (LSI).

Parameters

 NewState: new state of the LSI. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

- After enabling the LSI, the application software should wait on LSIRDY flag to be set indicating that LSI clock is stable and can be used to clock the IWDG and/or the RTC.
- LSI can not be disabled if the IWDG is running.
- When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator clock cycles.

#### 18.2.6.9 **RCC PLLConfig**

**Function Name** void RCC\_PLLConfig ( uint32\_t RCC\_PLLSource, uint32\_t RCC PLLMul)

**Function Description** 

**Parameters** 

Configures the PLL clock source and multiplication factor.

- RCC\_PLLSource: specifies the PLL entry clock source. This parameter can be one of the following values:
  - RCC\_PLLSource\_HSI\_Div2: HSI oscillator clock divided by 2 selected as PLL clock entry
  - RCC\_PLLSource\_PREDIV1: PREDIV1 clock selected as PLL clock source
- RCC\_PLLMul: specifies the PLL multiplication factor, which drive the PLLVCO clock This parameter can be RCC\_PLLMul\_x where x:[2,16]

Return values

**Notes** 

None.

- This function must be used only when the PLL is disabled.
- The minimum input clock frequency for PLL is 2 MHz (when using HSE as PLL source).

#### 18.2.6.10 RCC PLLCmd

void RCC PLLCmd ( FunctionalState NewState) **Function Name** 

**Function Description** 

Enables or disables the PLL.

**Parameters** 

**NewState:** new state of the PLL. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

After enabling the PLL, the application software should wait on PLLRDY flag to be set indicating that PLL clock is stable and can be used as system clock source.

320/584 DocID023800 Rev 1

**477** 

- The PLL can not be disabled if it is used as system clock source
- The PLL is disabled by hardware when entering STOP and STANDBY modes.

#### 18.2.6.11 RCC\_PREDIV1Config

**Parameters** 

void RCC PREDIV1Config (uint32 t RCC PREDIV1 Div) **Function Name Function Description** 

Configures the PREDIV1 division factor.

RCC\_PREDIV1\_Div: specifies the PREDIV1 clock division factor. This parameter can be RCC\_PREDIV1\_Divx where

x:[1,16]

Return values None.

**Notes** This function must be used only when the PLL is disabled.

#### 18.2.6.12 RCC\_ClockSecuritySystemCmd

**Parameters** 

**Notes** 

**Function Name** void RCC\_ClockSecuritySystemCmd ( FunctionalState NewState)

**Function Description** Enables or disables the Clock Security System.

NewState: new state of the Clock Security System. This

parameter can be: ENABLE or DISABLE.

Return values None.

> If a failure is detected on the HSE oscillator clock, this oscillator is automatically disabled and an interrupt is generated to inform the software about the failure (Clock Security System Interrupt, CSSI), allowing the MCU to perform rescue operations. The CSSI is linked to the Cortex-

M4 NMI (Non-Maskable Interrupt) exception vector.

#### 18.2.6.13 RCC\_MCOConfig

**57** DocID023800 Rev 1 321/584

#### **Function Name**

#### void RCC MCOConfig (uint8 t RCC MCOSource)

#### **Function Description**

Selects the clock source to output on MCO pin (PA8).

**Parameters** 

- RCC\_MCOSource: specifies the clock source to output.
  - This parameter can be one of the following values:

     RCC MCOSource NoClock: No clock selected.
  - RCC\_MCOSource\_LSI: LSI oscillator clock selected.
  - RCC\_MCOSource\_LSE: LSE oscillator clock selected.
  - RCC\_MCOSource\_SYSCLK: System clock selected.
  - RCC\_MCOSource\_HSI: HSI oscillator clock selected.
  - RCC\_MCOSource\_HSE: HSE oscillator clock selected.
  - RCC\_MCOSource\_PLLCLK\_Div2: PLL clock selected.

#### Return values

None.

Notes

- PA8 should be configured in alternate function mode.
- The MCOF flag is set once the MCO clock source switch is effective.

## 18.2.7 System AHB, APB1 and APB2 busses clocks configuration functions

#### 18.2.7.1 RCC SYSCLKConfig

## Function Name

#### void RCC\_SYSCLKConfig ( uint32\_t RCC\_SYSCLKSource)

**Function Description** 

**Parameters** 

Configures the system clock (SYSCLK).

- RCC\_SYSCLKSource: specifies the clock source used as system clock source This parameter can be one of the following values:
  - RCC\_SYSCLKSource\_HSI: HSI selected as system clock source
  - RCC\_SYSCLKSource\_HSE: HSE selected as system clock source
  - RCC\_SYSCLKSource\_PLLCLK: PLL selected as system clock source

#### Return values

Notes

None.

- The HSI is used (enabled by hardware) as system clock source after startup from Reset, wake-up from STOP and STANDBY mode, or in case of failure of the HSE used directly or indirectly as system clock (if the Clock Security System CSS is enabled).
- A switch from one clock source to another occurs only if the target clock source is ready (clock stable after startup delay or PLL locked). If a clock source which is not yet ready is

322/584

selected, the switch will occur when the clock source will be ready. You can use RCC\_GetSYSCLKSource() function to know which clock is currently used as system clock source.

## 18.2.7.2 RCC\_GetSYSCLKSource

**Function Name** 

uint8\_t RCC\_GetSYSCLKSource (void)

**Function Description** 

Returns the clock source used as system clock.

**Parameters** 

None.

Return values

- The clock source used as system clock. The returned value can be one of the following values:
  - 0x00: HSI used as system clock
     0x04: HSE used as system clock
  - 0x08: PLL used as system clock

**Notes** 

None.

#### 18.2.7.3 RCC\_HCLKConfig

**Function Name** 

void RCC\_HCLKConfig ( uint32\_t RCC\_SYSCLK)

**Function Description** 

Configures the AHB clock (HCLK).

**Parameters** 

- RCC\_SYSCLK: defines the AHB clock divider. This clock is derived from the system clock (SYSCLK). This parameter can be one of the following values:
  - RCC\_SYSCLK\_Div1 : AHB clock = SYSCLK
  - RCC\_SYSCLK\_Div2 : AHB clock = SYSCLK/2
  - RCC SYSCLK Div4: AHB clock = SYSCLK/4
  - RCC SYSCLK Div8: AHB clock = SYSCLK/8
  - RCC\_SYSCLK\_Div16: AHB clock = SYSCLK/16
  - RCC\_SYSCLK\_Div64: AHB clock = SYSCLK/64
  - RCC SYSCLK Div128: AHB clock = SYSCLK/128
  - RCC\_SYSCLK\_Div256: AHB clock = SYSCLK/256
  - RCC\_SYSCLK\_Div512 : AHB clock = SYSCLK/512

Return values

None.

Notes

 Depending on the device voltage range, the software has to set correctly these bits to ensure that the system frequency does not exceed the maximum allowed frequency (for more

47/

DocID023800 Rev 1

323/584

details refer to section above "CPU, AHB and APB busses clocks configuration functions").

#### 18.2.7.4 RCC\_PCLK1Config

**Function Name** 

#### void RCC\_PCLK1Config ( uint32\_t RCC\_HCLK)

**Function Description** 

Configures the Low Speed APB clock (PCLK1).

**Parameters** 

RCC\_HCLK: defines the APB1 clock divider. This clock is derived from the AHB clock (HCLK). This parameter can be one of the following values:

- RCC\_HCLK\_Div1: APB1 clock = HCLK
- RCC\_HCLK\_Div2: APB1 clock = HCLK/2
- RCC\_HCLK\_Div4: APB1 clock = HCLK/4
- RCC\_HCLK\_Div8: APB1 clock = HCLK/8
- RCC\_HCLK\_Div16: APB1 clock = HCLK/16

Return values

None.

Notes

None.

## 18.2.7.5 RCC\_PCLK2Config

**Function Name** 

# void RCC\_PCLK2Config ( uint32\_t RCC\_HCLK)

Function Description

Configures the High Speed APB clock (PCLK2).

**Parameters** 

 RCC\_HCLK: defines the APB2 clock divider. This clock is derived from the AHB clock (HCLK). This parameter can be one of the following values:

- RCC\_HCLK\_Div1: APB2 clock = HCLK
- RCC\_HCLK\_Div2: APB2 clock = HCLK/2
- RCC\_HCLK\_Div4: APB2 clock = HCLK/4
- RCC\_HCLK\_Div8: APB2 clock = HCLK/8
- RCC\_HCLK\_Div16: APB2 clock = HCLK/16

Return values

None.

Notes

None.

#### 18.2.7.6 RCC\_GetClocksFreq

Function Name void RCC\_GetClocksFreq ( RCC\_ClocksTypeDef \* RCC\_Clocks)

**Function Description** 

Returns the frequencies of the System, AHB, APB2 and APB1 busses clocks.

**Parameters** 

• RCC\_Clocks: pointer to a RCC\_ClocksTypeDef structure which will hold the clocks frequencies.

Return values

**Notes** 

- None.
- This function returns the frequencies of: System, AHB, APB2 and APB1 busses clocks, ADC1/2/3/4 clocks, USART1/2/3/4/5 clocks, I2C1/2 clocks and TIM1/8 Clocks.
- The frequency returned by this function is not the real frequency in the chip. It is calculated based on the predefined constant and the source selected by RCC\_SYSCLKConfig().
- If SYSCLK source is HSI, function returns constant HSI VALUE(\*)
- If SYSCLK source is HSE, function returns constant HSE\_VALUE(\*\*)
- If SYSCLK source is PLL, function returns constant HSE\_VALUE(\*\*) or HSI\_VALUE(\*) multiplied by the PLL factors.
- (\*) HSI\_VALUE is a constant defined in stm32f30x.h file (default value 8 MHz) but the real value may vary depending on the variations in voltage and temperature, refer to RCC\_AdjustHSICalibrationValue().
- (\*\*) HSE\_VALUE is a constant defined in stm32f30x.h file (default value 8 MHz), user has to ensure that HSE\_VALUE is same as the real frequency of the crystal used. Otherwise, this function may return wrong result.
- The result of this function could be not correct when using fractional value for HSE crystal.
- This function can be used by the user application to compute the baudrate for the communication peripherals or configure other parameters.
- Each time SYSCLK, HCLK, PCLK1 and/or PCLK2 clock changes, this function must be called to update the structure's field. Otherwise, any configuration based on this function will be incorrect.

#### 18.2.8 Peripheral clocks configuration functions

#### 18.2.8.1 RCC ADCCLKConfig

DocID023800 Rev 1 325/584

# Function Name Function Description Parameters

#### void RCC\_ADCCLKConfig ( uint32\_t RCC\_PLLCLK)

Configures the ADC clock (ADCCLK).

- RCC\_PLLCLK: defines the ADC clock divider. This clock is derived from the PLL Clock. This parameter can be one of the following values:
  - RCC ADC12PLLCLK OFF: ADC12 clock disabled
  - RCC ADC12PLLCLK Div1: ADC12 clock = PLLCLK/1
  - RCC\_ADC12PLLCLK\_Div2: ADC12 clock = PLLCLK/2
  - RCC\_ADC12PLLCLK\_Div4: ADC12 clock = PLLCLK/4
  - RCC\_ADC12PLLCLK\_Div6 : ADC12 clock = PLLCLK/6
  - RCC\_ADC12PLLCLK\_Div8: ADC12 clock = PLLCLK/8
  - RCC\_ADC12PLLCLK\_Div10 : ADC12 clock = PLLCLK/10
  - RCC\_ADC12PLLCLK\_Div12 : ADC12 clock = PLLCLK/12
  - RCC\_ADC12PLLCLK\_Div16: ADC12 clock = PLLCLK/16
  - RCC\_ADC12PLLCLK\_Div32 : ADC12 clock = PLLCLK/32
  - RCC\_ADC12PLLCLK\_Div64: ADC12 clock = PLLCLK/64
  - RCC\_ADC12PLLCLK\_Div128: ADC12 clock = PLLCLK/128
  - RCC\_ADC12PLLCLK\_Div256: ADC12 clock = PLLCLK/256
  - RCC\_ADC34PLLCLK\_OFF: ADC34 clock disabled
  - RCC\_ADC34PLLCLK\_Div1 : ADC34 clock = PLLCLK/1
  - RCC\_ADC34PLLCLK\_Div2 : ADC34 clock = PLLCLK/2
  - RCC\_ADC34PLLCLK\_Div4: ADC34 clock = PLLCLK/4
  - RCC\_ADC34PLLCLK\_Div6: ADC34 clock = PLLCLK/6
  - RCC ADC34PLLCLK Div8: ADC34 clock = PLLCLK/8
  - RCC\_ADC34PLLCLK\_Div10: ADC34 clock = PLLCLK/10
  - RCC\_ADC34PLLCLK\_Div12: ADC34 clock = PLLCLK/12
  - RCC\_ADC34PLLCLK\_Div16: ADC34 clock = PLLCLK/16
  - RCC\_ADC34PLLCLK\_Div32: ADC34 clock = PLLCLK/32
  - RCC\_ADC34PLLCLK\_Div64: ADC34 clock = PLLCLK/64
  - RCC\_ADC34PLLCLK\_Div128: ADC34 clock = PLLCLK/128
  - RCC\_ADC34PLLCLK\_Div256: ADC34 clock = PLLCLK/256

#### Return values

Notes

- None.
- None.

#### 18.2.8.2 RCC\_I2CCLKConfig

Function Name void RCC\_I2CCLKConfig ( uint32\_t RCC\_I2CCLK)

**Function Description** 

Configures the I2C clock (I2CCLK).

**Parameters** 

- RCC\_I2CCLK: defines the I2C clock source. This clock is derived from the HSI or System clock. This parameter can be one of the following values:
  - RCC I2CxCLK HSI: I2Cx clock = HSI
  - RCC\_I2CxCLK\_SYSCLK: I2Cx clock = System Clock (x can be 1 or 2).

Return values

None.

Notes

None.

#### 18.2.8.3 RCC\_TIMCLKConfig

Function Name void RCC\_TIMCLKConfig ( uint32\_t RCC\_TIMCLK)

Function Description

Configures the TIM1 and TIM8 clock sources(TIMCLK).

Parameters

- RCC\_TIMCLK: defines the TIMx clock source. This parameter can be one of the following values:
  - RCC\_TIMxCLK\_HCLK: TIMx clock = APB high speed clock (doubled frequency when prescaled)
  - RCC\_TIMxCLK\_PLLCLK: TIMx clock = PLL output (running up to 144 MHz) (x can be 1 or 8).

Return values

None.

Notes

- The configuration of the TIMx clock source is only possible when the SYSCLK = PLL and HCLK and PCLK2 clocks are not divided in respect to SYSCLK
- If one of the previous conditions is missed, the TIM clock source configuration is lost and calling again this function becomes mandatory.

#### 18.2.8.4 RCC\_USARTCLKConfig

**Function Name** 

#### void RCC\_USARTCLKConfig ( uint32\_t RCC\_USARTCLK)

**Function Description** 

**Parameters** 

Configures the USART clock (USARTCLK).

- RCC\_USARTCLK: defines the USART clock source. This
  clock is derived from the HSI or System clock. This parameter
  can be one of the following values:
  - RCC\_USARTxCLK\_PCLK: USART clock = APB Clock (PCLK)
  - RCC\_USARTxCLK\_SYSCLK: USART clock = System Clock
  - RCC\_USARTxCLK\_LSE: USART clock = LSE Clock
  - RCC\_USARTxCLK\_HSI: USART clock = HSI Clock (x can be 1, 2, 3, 4 or 5).

Return values

None.

Notes

None.

#### 18.2.8.5 RCC USBCLKConfig

**Function Name** 

void RCC\_USBCLKConfig ( uint32\_t RCC\_USBCLKSource)

**Function Description** 

Configures the USB clock (USBCLK).

Parameters

- RCC\_USBCLKSource: specifies the USB clock source.
   This clock is derived from the PLL output. This parameter can be one of the following values:
  - RCC\_USBCLKSource\_PLLCLK\_1Div5: PLL clock divided by 1,5 selected as USB clock source
  - RCC\_USBCLKSource\_PLLCLK\_Div1: PLL clock selected as USB clock source

Return values

- None.
- Notes
- None.

#### 18.2.8.6 RCC\_RTCCLKConfig

# Function Name Function Description

#### void RCC\_RTCCLKConfig ( uint32\_t RCC\_RTCCLKSource)

Configures the RTC clock (RTCCLK).

Parameters

- RCC\_RTCCLKSource: specifies the RTC clock source. This parameter can be one of the following values:
  - RCC\_RTCCLKSource\_LSE: LSE selected as RTC clock
  - RCC\_RTCCLKSource\_LSI: LSI selected as RTC clock
  - RCC\_RTCCLKSource\_HSE\_Div32: HSE divided by 32 selected as RTC clock

#### Return values

#### None.

Notes

- As the RTC clock configuration bits are in the Backup domain and write access is denied to this domain after reset, you have to enable write access using PWR\_BackupAccessCmd(ENABLE) function before to configure the RTC clock source (to be done once after reset).
- Once the RTC clock is configured it can't be changed unless the RTC is reset using RCC\_BackupResetCmd function, or by a Power On Reset (POR)
- If the LSE or LSI is used as RTC clock source, the RTC continues to work in STOP and STANDBY modes, and can be used as wakeup source. However, when the HSE clock is used as RTC clock source, the RTC cannot be used in STOP and STANDBY modes.
- The maximum input clock frequency for RTC is 2MHz (when using HSE as RTC clock source).

#### 18.2.8.7 RCC I2SCLKConfig

# **Function Name**

#### void RCC\_I2SCLKConfig ( uint32\_t RCC\_I2SCLKSource)

**Function Description** 

Configures the I2S clock source (I2SCLK).

Parameters

- RCC\_I2SCLKSource: specifies the I2S clock source. This parameter can be one of the following values:
  - RCC\_I2S2CLKSource\_SYSCLK: SYSCLK clock used as I2S clock source
  - RCC\_I2S2CLKSource\_Ext: External clock mapped on the I2S\_CKIN pin used as I2S clock source

Return values

None

Notes

 This function must be called before enabling the SPI2 and SPI3 clocks.

4

DocID023800 Rev 1

329/584

#### 18.2.8.8 RCC\_RTCCLKCmd

**Function Name** void RCC\_RTCCLKCmd ( FunctionalState NewState)

Enables or disables the RTC clock. **Function Description** 

**Parameters** NewState: new state of the RTC clock. This parameter can

be: ENABLE or DISABLE.

Return values None.

Notes This function must be used only after the RTC clock source was selected using the RCC\_RTCCLKConfig function.

#### 18.2.8.9 RCC BackupResetCmd

**Parameters** 

**Function Name** void RCC\_BackupResetCmd ( FunctionalState NewState)

**Function Description** Forces or releases the Backup domain reset.

> NewState: new state of the Backup domain reset. This parameter can be: ENABLE or DISABLE.

Return values

Notes This function resets the RTC peripheral (including the backup

registers) and the RTC clock source selection in RCC\_BDCR

register.

#### 18.2.8.10 RCC\_AHBPeriphClockCmd

**Function Name** void RCC\_AHBPeriphClockCmd (uint32\_t RCC\_AHBPeriph,

FunctionalState NewState)

**Function Description** Enables or disables the AHB peripheral clock.

**Parameters** RCC\_AHBPeriph: specifies the AHB peripheral to gates its clock. This parameter can be any combination of the following

> values: RCC\_AHBPeriph\_GPIOA:

330/584 DocID023800 Rev 1 **477** 

- RCC\_AHBPeriph\_GPIOB:
  RCC\_AHBPeriph\_GPIOC:
  RCC\_AHBPeriph\_GPIOD:
  RCC\_AHBPeriph\_GPIOE:
  RCC\_AHBPeriph\_GPIOF:
  RCC\_AHBPeriph\_TS:
  RCC\_AHBPeriph\_CRC:
  RCC\_AHBPeriph\_FLITF:
  RCC\_AHBPeriph\_SRAM:
  RCC\_AHBPeriph\_DMA2:
  RCC\_AHBPeriph\_DMA1:
  RCC\_AHBPeriph\_ADC34:
  RCC\_AHBPeriph\_ADC34:
- **NewState:** new state of the specified peripheral clock. This parameter can be: ENABLE or DISABLE.

#### Return values

Notes

- None.
- After reset, the peripheral clock (used for registers read/write access) is disabled and the application software has to enable this clock before using it.

#### 18.2.8.11 RCC\_APB2PeriphClockCmd

**Function Name** 

**Parameters** 

void RCC\_APB2PeriphClockCmd ( uint32\_t RCC\_APB2Periph, FunctionalState NewState)

Function Description

Enables or disables the High Speed APB (APB2) peripheral clock.

- RCC\_APB2Periph: specifies the APB2 peripheral to gates its clock. This parameter can be any combination of the following values:
  - RCC\_APB2Periph\_SYSCFG :
  - RCC\_APB2Periph\_SPI1 :
  - RCC APB2Periph USART1:
  - RCC\_APB2Periph\_TIM15 :
  - RCC\_APB2Periph\_TIM16 :
  - RCC\_APB2Periph\_TIM17 :
  - RCC\_APB2Periph\_TIM1 :
- RCC\_APB2Periph\_TIM8 :
- NewState: new state of the specified peripheral clock. This parameter can be: ENABLE or DISABLE.

#### Return values

Notes

- None.
- After reset, the peripheral clock (used for registers read/write access) is disabled and the application software has to enable this clock before using it.

# 18.2.8.12 RCC\_APB1PeriphClockCmd

**Function Name** 

void RCC\_APB1PeriphClockCmd ( uint32\_t RCC\_APB1Periph, FunctionalState NewState)

**Function Description Parameters** 

Enables or disables the Low Speed APB (APB1) peripheral clock.

- RCC\_APB1Periph: specifies the APB1 peripheral to gates its clock. This parameter can be any combination of the following values:
  - RCC\_APB1Periph\_TIM2:
  - RCC\_APB1Periph\_TIM3:
  - RCC APB1Periph TIM4:
  - RCC APB1Periph TIM6:
  - RCC\_APB1Periph\_TIM7:
  - RCC\_APB1Periph\_WWDG: RCC\_APB1Periph\_SPI2:
  - RCC\_APB1Periph\_SPI3:
  - RCC\_APB1Periph\_USART2:
  - RCC APB1Periph USART3:
  - RCC\_APB1Periph\_UART4:
  - RCC APB1Periph UART5:
  - RCC APB1Periph I2C1: RCC\_APB1Periph\_I2C2:

  - RCC\_APB1Periph\_USB: RCC\_APB1Periph\_CAN1:
  - RCC\_APB1Periph\_PWR:
  - RCC\_APB1Periph\_DAC:
- **NewState:** new state of the specified peripheral clock. This parameter can be: ENABLE or DISABLE.

#### Return values

**Notes** 

- None.
- After reset, the peripheral clock (used for registers read/write access) is disabled and the application software has to enable this clock before using it.

#### 18.2.8.13 RCC AHBPeriphResetCmd

**Function Name** void RCC AHBPeriphResetCmd (uint32 t RCC AHBPeriph,

FunctionalState NewState)

**Function Description** Forces or releases AHB peripheral reset.

332/584 DocID023800 Rev 1



**Parameters** 

- RCC\_AHBPeriph: specifies the AHB peripheral to reset. This parameter can be any combination of the following values:
  - RCC\_AHBPeriph\_GPIOA :
  - RCC AHBPeriph GPIOB:
  - RCC AHBPeriph GPIOC :
  - RCC\_AHBPeriph\_GPIOD :
  - RCC\_AHBPeriph\_GPIOE :
  - RCC\_AHBPeriph\_GPIOF:
  - RCC AHBPeriph TS:
  - RCC AHBPeriph ADC34 :
  - RCC AHBPeriph ADC12:
- NewState: new state of the specified peripheral reset. This parameter can be: ENABLE or DISABLE.

Return values

- None.
- Notes
- None.

#### 18.2.8.14 RCC\_APB2PeriphResetCmd

Function Name void RCC\_APB2PeriphResetCmd ( uint32\_t RCC\_APB2Periph, FunctionalState NewState)

Function Description

Forces or releases High Speed APB (APB2) peripheral reset.

Parameters

- RCC\_APB2Periph: specifies the APB2 peripheral to reset.
   This parameter can be any combination of the following values:
  - RCC\_APB2Periph\_SYSCFG :
  - RCC\_APB2Periph\_SPI1 :
  - RCC APB2Periph USART1:
  - RCC\_APB2Periph\_TIM15 :
  - RCC\_APB2Periph\_TIM16:
  - RCC\_APB2Periph\_TIM17 :
  - RCC\_APB2Periph\_TIM1 :
  - RCC\_APB2Periph\_TIM8 :
- **NewState**: new state of the specified peripheral reset. This parameter can be: ENABLE or DISABLE.

Return values

- None.
- Notes
- None.

#### 18.2.8.15 RCC APB1PeriphResetCmd

void RCC\_APB1PeriphResetCmd (uint32\_t RCC\_APB1Periph, **Function Name** FunctionalState NewState)

**Function Description** 

Forces or releases Low Speed APB (APB1) peripheral reset.

**Parameters** 

RCC APB1Periph: specifies the APB1 peripheral to reset. This parameter can be any combination of the following values:

```
RCC_APB1Periph_TIM2:
RCC_APB1Periph_TIM3:
RCC APB1Periph TIM4:
RCC_APB1Periph_TIM6:
RCC_APB1Periph_TIM7:
RCC APB1Periph WWDG:
RCC_APB1Periph_SPI2:
RCC APB1Periph SPI3:
RCC APB1Periph USART2:
RCC_APB1Periph_USART3:
RCC_APB1Periph_UART4:
RCC APB1Periph UART5:
RCC_APB1Periph_I2C1:
RCC_APB1Periph_I2C2:
RCC APB1Periph USB:
RCC_APB1Periph_CAN1:
RCC_APB1Periph_PWR:
RCC APB1Periph DAC:
```

- NewState: new state of the specified peripheral clock. This parameter can be: ENABLE or DISABLE.
- Return values
- None.
- Notes
- None.

#### 18.2.9 Interrupts and flags management functions

#### 18.2.9.1 RCC\_ITConfig

**Function Name** void RCC\_ITConfig ( uint8\_t RCC\_IT, FunctionalState

NewState)

**Function Description** 

Enables or disables the specified RCC interrupts.

**Parameters** 

**RCC IT:** specifies the RCC interrupt sources to be enabled or disabled. This parameter can be any combination of the following values:

334/584 DocID023800 Rev 1

- RCC\_IT\_LSIRDY: LSI ready interrupt
   RCC\_IT\_LSERDY: LSE ready interrupt
   RCC\_IT\_HSIRDY: HSI ready interrupt
   RCC\_IT\_HSERDY: HSE ready interrupt
   RCC\_IT\_PLLRDY: PLL ready interrupt
- NewState: new state of the specified RCC interrupts. This parameter can be: ENABLE or DISABLE.

#### Return values

#### Notes

- None
- The CSS interrupt doesn't have an enable bit; once the CSS is enabled and if the HSE clock fails, the CSS interrupt occurs and an NMI is automatically generated. The NMI will be executed indefinitely, and since NMI has higher priority than any other IRQ (and main program) the application will be stacked in the NMI ISR unless the CSS interrupt pending bit is cleared.

#### 18.2.9.2 RCC\_GetFlagStatus

# Function Name

#### **Function Description**

#### **Parameters**

#### FlagStatus RCC\_GetFlagStatus ( uint8\_t RCC\_FLAG)

Checks whether the specified RCC flag is set or not.

- RCC\_FLAG: specifies the flag to check. This parameter can be one of the following values:
  - RCC\_FLAG\_HSIRDY: HSI oscillator clock ready
  - RCC\_FLAG\_HSERDY: HSE oscillator clock ready
  - RCC\_FLAG\_PLLRDY: PLL clock ready
  - RCC\_FLAG\_MCOF: MCO Flag
  - RCC FLAG LSERDY: LSE oscillator clock ready
  - RCC\_FLAG\_LSIRDY: LSI oscillator clock ready
  - RCC\_FLAG\_OBLRST: Option Byte Loader (OBL) reset
  - RCC\_FLAG\_PINRST: Pin reset
  - RCC\_FLAG\_PORRST: POR/PDR reset
  - RCC FLAG SFTRST: Software reset
  - RCC\_FLAG\_IWDGRST: Independent Watchdog reset
  - RCC\_FLAG\_WWDGRST: Window Watchdog reset
  - RCC\_FLAG\_LPWRRST: Low Power reset

#### Return values

The new state of RCC\_FLAG (SET or RESET).

**Notes** 

None.

#### 18.2.9.3 RCC ClearFlag

Function Name void RCC\_ClearFlag (void)

**Function Description** 

Clears the RCC reset flags.

**Parameters** 

None.

Return values

None.

Notes

None.

#### 18.2.9.4 RCC\_GetITStatus

Function Name ITStatus RCC\_GetITStatus ( uint8\_t RCC\_IT)

**Function Description** 

Checks whether the specified RCC interrupt has occurred or not.

**Parameters** 

- RCC\_IT: specifies the RCC interrupt source to check. This parameter can be one of the following values:
  - RCC\_IT\_LSIRDY: LSI ready interrupt
  - RCC\_IT\_LSERDY: LSE ready interrupt
  - RCC\_IT\_HSIRDY: HSI ready interrupt
  - RCC\_IT\_HSERDY: HSE ready interrupt
  - RCC\_IT\_PLLRDY: PLL ready interrupt
     RCC\_IT\_CSS: Clock Security System interrupt

Return values

• The new state of RCC\_IT (SET or RESET).

Notes

None.

#### 18.2.9.5 RCC\_ClearITPendingBit

Function Name

void RCC\_ClearITPendingBit ( uint8\_t RCC\_IT)

**Function Description** 

Clears the RCC's interrupt pending bits.

**Parameters** 

- RCC\_IT: specifies the interrupt pending bit to clear. This
  parameter can be any combination of the following values:
  - RCC\_IT\_LSIRDY: LSI ready interrupt
  - RCC\_IT\_LSERDY: LSE ready interrupt
  - RCC\_IT\_HSIRDY: HSI ready interrupt

RCC\_IT\_HSERDY: HSE ready interruptRCC\_IT\_PLLRDY: PLL ready interrupt

RCC\_IT\_CSS: Clock Security System interrupt

Return values • None.
Notes • None.

#### 18.3 RCC Firmware driver defines

#### 18.3.1 RCC

**RCC** 

RCC\_ADC\_clock\_source

- #define: *RCC\_ADC12PLLCLK\_OFF ((uint32\_t)0x00000000)*
- #define: RCC\_ADC12PLLCLK\_Div1 ((uint32\_t)0x00000100)
- #define: RCC\_ADC12PLLCLK\_Div2 ((uint32\_t)0x00000110)
- #define: RCC\_ADC12PLLCLK\_Div4 ((uint32\_t)0x00000120)
- #define: RCC\_ADC12PLLCLK\_Div6 ((uint32\_t)0x00000130)
- #define: RCC\_ADC12PLLCLK\_Div8 ((uint32\_t)0x00000140)
- #define: RCC\_ADC12PLLCLK\_Div10 ((uint32\_t)0x00000150)
- #define: RCC\_ADC12PLLCLK\_Div12 ((uint32\_t)0x00000160)

- #define: RCC\_ADC12PLLCLK\_Div16 ((uint32\_t)0x00000170)
- #define: RCC\_ADC12PLLCLK\_Div32 ((uint32\_t)0x00000180)
- #define: RCC\_ADC12PLLCLK\_Div64 ((uint32\_t)0x00000190)
- #define: RCC\_ADC12PLLCLK\_Div128 ((uint32\_t)0x000001A0)
- #define: RCC\_ADC12PLLCLK\_Div256 ((uint32\_t)0x000001B0)
- #define: RCC\_ADC34PLLCLK\_OFF ((uint32\_t)0x10000000)
- #define: RCC\_ADC34PLLCLK\_Div1 ((uint32\_t)0x10002000)
- #define: RCC\_ADC34PLLCLK\_Div2 ((uint32\_t)0x10002200)
- #define: RCC\_ADC34PLLCLK\_Div4 ((uint32\_t)0x10002400)
- #define: RCC\_ADC34PLLCLK\_Div6 ((uint32\_t)0x10002600)
- #define: RCC\_ADC34PLLCLK\_Div8 ((uint32\_t)0x10002800)
- #define: RCC\_ADC34PLLCLK\_Div10 ((uint32\_t)0x10002A00)

- #define: RCC\_ADC34PLLCLK\_Div12 ((uint32\_t)0x10002C00)
- #define: RCC\_ADC34PLLCLK\_Div16 ((uint32\_t)0x10002E00)
- #define: RCC\_ADC34PLLCLK\_Div32 ((uint32\_t)0x10003000)
- #define: RCC\_ADC34PLLCLK\_Div64 ((uint32\_t)0x10003200)
- #define: RCC\_ADC34PLLCLK\_Div128 ((uint32\_t)0x10003400)
- #define: RCC\_ADC34PLLCLK\_Div256 ((uint32\_t)0x10003600)

#### RCC\_AHB\_Clock\_Source

- #define: RCC\_SYSCLK\_Div1 RCC\_CFGR\_HPRE\_DIV1
- #define: RCC\_SYSCLK\_Div2 RCC\_CFGR\_HPRE\_DIV2
- #define: RCC\_SYSCLK\_Div4 RCC\_CFGR\_HPRE\_DIV4
- #define: RCC\_SYSCLK\_Div8 RCC\_CFGR\_HPRE\_DIV8
- #define: RCC\_SYSCLK\_Div16 RCC\_CFGR\_HPRE\_DIV16
- #define: RCC\_SYSCLK\_Div64 RCC\_CFGR\_HPRE\_DIV64

- #define: RCC\_SYSCLK\_Div128 RCC\_CFGR\_HPRE\_DIV128
- #define: RCC\_SYSCLK\_Div256 RCC\_CFGR\_HPRE\_DIV256
- #define: RCC\_SYSCLK\_Div512 RCC\_CFGR\_HPRE\_DIV512

#### RCC\_AHB\_Peripherals

- #define: RCC\_AHBPeriph\_ADC34 RCC\_AHBENR\_ADC34EN
- #define: RCC\_AHBPeriph\_ADC12 RCC\_AHBENR\_ADC12EN
- #define: RCC\_AHBPeriph\_GPIOA RCC\_AHBENR\_GPIOAEN
- #define: RCC\_AHBPeriph\_GPIOB RCC\_AHBENR\_GPIOBEN
- #define: RCC\_AHBPeriph\_GPIOC RCC\_AHBENR\_GPIOCEN
- #define: RCC\_AHBPeriph\_GPIOD RCC\_AHBENR\_GPIODEN
- #define: RCC\_AHBPeriph\_GPIOE RCC\_AHBENR\_GPIOEEN
- #define: RCC\_AHBPeriph\_GPIOF RCC\_AHBENR\_GPIOFEN
- #define: RCC\_AHBPeriph\_TS RCC\_AHBENR\_TSEN

- #define: RCC\_AHBPeriph\_CRC RCC\_AHBENR\_CRCEN
- #define: RCC\_AHBPeriph\_FLITF RCC\_AHBENR\_FLITFEN
- #define: RCC\_AHBPeriph\_SRAM RCC\_AHBENR\_SRAMEN
- #define: RCC\_AHBPeriph\_DMA2 RCC\_AHBENR\_DMA2EN
- #define: RCC\_AHBPeriph\_DMA1 RCC\_AHBENR\_DMA1EN

#### RCC\_APB1\_APB2\_clock\_source

- #define: RCC\_HCLK\_Div1 ((uint32\_t)0x00000000)
- #define: RCC\_HCLK\_Div2 ((uint32\_t)0x00000400)
- #define: RCC\_HCLK\_Div4 ((uint32\_t)0x00000500)
- #define: RCC\_HCLK\_Div8 ((uint32\_t)0x00000600)
- #define: RCC\_HCLK\_Div16 ((uint32\_t)0x00000700)

#### RCC\_APB1\_Peripherals

#define: RCC\_APB1Periph\_TIM2 ((uint32\_t)0x00000001)

- #define: RCC\_APB1Periph\_TIM3 ((uint32\_t)0x00000002)
- #define: RCC\_APB1Periph\_TIM4 ((uint32\_t)0x00000004)
- #define: RCC\_APB1Periph\_TIM6 ((uint32\_t)0x00000010)
- #define: RCC\_APB1Periph\_TIM7 ((uint32\_t)0x00000020)
- #define: RCC\_APB1Periph\_WWDG ((uint32\_t)0x00000800)
- #define: RCC\_APB1Periph\_SPI2 ((uint32\_t)0x00004000)
- #define: RCC\_APB1Periph\_SPI3 ((uint32\_t)0x00008000)
- #define: RCC\_APB1Periph\_USART2 ((uint32\_t)0x00020000)
- #define: RCC\_APB1Periph\_USART3 ((uint32\_t)0x00040000)
- #define: RCC\_APB1Periph\_UART4 ((uint32\_t)0x00080000)
- #define: RCC\_APB1Periph\_UART5 ((uint32\_t)0x00100000)
- #define: RCC\_APB1Periph\_I2C1 ((uint32\_t)0x00200000)

- #define: RCC\_APB1Periph\_I2C2 ((uint32\_t)0x00400000)
- #define: RCC\_APB1Periph\_USB ((uint32\_t)0x00800000)
- #define: RCC\_APB1Periph\_CAN1 ((uint32\_t)0x02000000)
- #define: RCC\_APB1Periph\_PWR ((uint32\_t)0x10000000)
- #define: RCC\_APB1Periph\_DAC ((uint32\_t)0x20000000)

#### RCC APB2 Peripherals

- #define: RCC\_APB2Periph\_SYSCFG ((uint32\_t)0x00000001)
- #define: RCC\_APB2Periph\_TIM1 ((uint32\_t)0x00000800)
- #define: RCC\_APB2Periph\_SPI1 ((uint32\_t)0x00001000)
- #define: RCC\_APB2Periph\_TIM8 ((uint32\_t)0x00002000)
- #define: RCC\_APB2Periph\_USART1 ((uint32\_t)0x00004000)
- #define: RCC\_APB2Periph\_TIM15 ((uint32\_t)0x00010000)
- #define: RCC\_APB2Periph\_TIM16 ((uint32\_t)0x00020000)

• #define: RCC\_APB2Periph\_TIM17 ((uint32\_t)0x00040000)

#### RCC\_Flag

- #define: RCC\_FLAG\_HSIRDY ((uint8\_t)0x01)
- #define: RCC\_FLAG\_HSERDY ((uint8\_t)0x11)
- #define: RCC\_FLAG\_PLLRDY ((uint8\_t)0x19)
- #define: RCC\_FLAG\_MCOF ((uint8\_t)0x9C)
- #define: RCC\_FLAG\_LSERDY ((uint8\_t)0x21)
- #define: RCC\_FLAG\_LSIRDY ((uint8\_t)0x41)
- #define: RCC\_FLAG\_OBLRST ((uint8\_t)0x59)
- #define: RCC\_FLAG\_PINRST ((uint8\_t)0x5A)
- #define: RCC\_FLAG\_PORRST ((uint8\_t)0x5B)
- #define: RCC\_FLAG\_SFTRST ((uint8\_t)0x5C)

- #define: RCC\_FLAG\_IWDGRST ((uint8\_t)0x5D)
- #define: RCC\_FLAG\_WWDGRST ((uint8\_t)0x5E)
- #define: RCC\_FLAG\_LPWRRST ((uint8\_t)0x5F)

#### RCC\_HSE\_configuration

- #define: RCC\_HSE\_OFF ((uint8\_t)0x00)
- #define: RCC\_HSE\_ON ((uint8\_t)0x01)
- #define: RCC\_HSE\_Bypass ((uint8\_t)0x05)

#### RCC\_I2C\_clock\_source

- #define: RCC\_I2C1CLK\_HSI ((uint32\_t)0x00000000)
- #define: RCC\_I2C1CLK\_SYSCLK RCC\_CFGR3\_I2C1SW
- #define: RCC\_I2C2CLK\_HSI ((uint32\_t)0x10000000)
- #define: RCC\_I2C2CLK\_SYSCLK ((uint32\_t)0x10000020)

#### RCC\_I2S\_Clock\_Source

• #define: RCC\_I2S2CLKSource\_SYSCLK ((uint8\_t)0x00)

• #define: RCC\_I2S2CLKSource\_Ext ((uint8\_t)0x01)

#### RCC\_Interrupt\_Source

- #define: RCC\_IT\_LSIRDY ((uint8\_t)0x01)
- #define: RCC\_IT\_LSERDY ((uint8\_t)0x02)
- #define: RCC\_IT\_HSIRDY ((uint8\_t)0x04)
- #define: RCC\_IT\_HSERDY ((uint8\_t)0x08)
- #define: RCC\_IT\_PLLRDY ((uint8\_t)0x10)
- #define: RCC\_IT\_CSS ((uint8\_t)0x80)

#### RCC\_LSE\_configuration

- #define: RCC\_LSE\_OFF ((uint32\_t)0x00000000)
- #define: RCC\_LSE\_ON RCC\_BDCR\_LSEON
- #define: RCC\_LSE\_Bypass ((uint32\_t)(RCC\_BDCR\_LSEON | RCC\_BDCR\_LSEBYP))

#### RCC\_LSE\_Drive\_Configuration

• #define: RCC\_LSEDrive\_Low ((uint32\_t)0x00000000)

- #define: RCC\_LSEDrive\_MediumLow RCC\_BDCR\_LSEDRV\_0
- #define: RCC\_LSEDrive\_MediumHigh RCC\_BDCR\_LSEDRV\_1
- #define: RCC\_LSEDrive\_High RCC\_BDCR\_LSEDRV

#### RCC\_MCO\_Clock\_Source

- #define: RCC\_MCOSource\_NoClock ((uint8\_t)0x00)
- #define: RCC\_MCOSource\_LSI ((uint8\_t)0x02)
- #define: RCC\_MCOSource\_LSE ((uint8\_t)0x03)
- #define: RCC\_MCOSource\_SYSCLK ((uint8\_t)0x04)
- #define: RCC\_MCOSource\_HSI ((uint8\_t)0x05)
- #define: RCC\_MCOSource\_HSE ((uint8\_t)0x06)
- #define: RCC\_MCOSource\_PLLCLK\_Div2 ((uint8\_t)0x07)

#### RCC\_PLL\_Clock\_Source

- #define: RCC\_PLLSource\_HSI\_Div2 RCC\_CFGR\_PLLSRC\_HSI\_Div2
- #define: RCC\_PLLSource\_PREDIV1 RCC\_CFGR\_PLLSRC\_PREDIV1

#### RCC\_PLL\_Multiplication\_Factor

- #define: RCC\_PLLMul\_2 RCC\_CFGR\_PLLMULL2
- #define: RCC\_PLLMul\_3 RCC\_CFGR\_PLLMULL3
- #define: RCC\_PLLMuI\_4 RCC\_CFGR\_PLLMULL4
- #define: RCC\_PLLMul\_5 RCC\_CFGR\_PLLMULL5
- #define: RCC\_PLLMul\_6 RCC\_CFGR\_PLLMULL6
- #define: RCC\_PLLMul\_7 RCC\_CFGR\_PLLMULL7
- #define: RCC\_PLLMul\_8 RCC\_CFGR\_PLLMULL8
- #define: RCC\_PLLMul\_9 RCC\_CFGR\_PLLMULL9
- #define: RCC\_PLLMul\_10 RCC\_CFGR\_PLLMULL10
- #define: RCC\_PLLMul\_11 RCC\_CFGR\_PLLMULL11
- #define: RCC\_PLLMul\_12 RCC\_CFGR\_PLLMULL12

- #define: RCC PLLMul 13 RCC CFGR PLLMULL13
- #define: RCC\_PLLMuI\_14 RCC\_CFGR\_PLLMULL14
- #define: RCC\_PLLMul\_15 RCC\_CFGR\_PLLMULL15
- #define: RCC\_PLLMul\_16 RCC\_CFGR\_PLLMULL16

#### RCC\_PREDIV1\_division\_factor

- #define: RCC\_PREDIV1\_Div1 RCC\_CFGR2\_PREDIV1\_DIV1
- #define: RCC\_PREDIV1\_Div2 RCC\_CFGR2\_PREDIV1\_DIV2
- #define: RCC\_PREDIV1\_Div3 RCC\_CFGR2\_PREDIV1\_DIV3
- #define: RCC\_PREDIV1\_Div4 RCC\_CFGR2\_PREDIV1\_DIV4
- #define: RCC\_PREDIV1\_Div5 RCC\_CFGR2\_PREDIV1\_DIV5
- #define: RCC\_PREDIV1\_Div6 RCC\_CFGR2\_PREDIV1\_DIV6
- #define: RCC\_PREDIV1\_Div7 RCC\_CFGR2\_PREDIV1\_DIV7
- #define: RCC\_PREDIV1\_Div8 RCC\_CFGR2\_PREDIV1\_DIV8

- #define: RCC\_PREDIV1\_Div9 RCC\_CFGR2\_PREDIV1\_DIV9
- #define: RCC\_PREDIV1\_Div10 RCC\_CFGR2\_PREDIV1\_DIV10
- #define: RCC\_PREDIV1\_Div11 RCC\_CFGR2\_PREDIV1\_DIV11
- #define: RCC\_PREDIV1\_Div12 RCC\_CFGR2\_PREDIV1\_DIV12
- #define: RCC\_PREDIV1\_Div13 RCC\_CFGR2\_PREDIV1\_DIV13
- #define: RCC\_PREDIV1\_Div14 RCC\_CFGR2\_PREDIV1\_DIV14
- #define: RCC\_PREDIV1\_Div15 RCC\_CFGR2\_PREDIV1\_DIV15
- #define: RCC\_PREDIV1\_Div16 RCC\_CFGR2\_PREDIV1\_DIV16

#### RCC\_RTC\_Clock\_Source

- #define: RCC\_RTCCLKSource\_LSE RCC\_BDCR\_RTCSEL\_LSE
- #define: RCC\_RTCCLKSource\_LSI RCC\_BDCR\_RTCSEL\_LSI
- #define: RCC\_RTCCLKSource\_HSE\_Div32 RCC\_BDCR\_RTCSEL\_HSE

#### RCC\_System\_Clock\_Source

- #define: RCC SYSCLKSource HSI RCC CFGR SW HSI
- #define: RCC\_SYSCLKSource\_HSE RCC\_CFGR\_SW\_HSE
- #define: RCC\_SYSCLKSource\_PLLCLK RCC\_CFGR\_SW\_PLL

#### RCC\_TIM\_clock\_source

- #define: RCC\_TIM1CLK\_HCLK ((uint32\_t)0x00000000)
- #define: RCC\_TIM1CLK\_PLLCLK RCC\_CFGR3\_TIM1SW
- #define: *RCC\_TIM8CLK\_HCLK ((uint32\_t)0x10000000)*
- #define: RCC\_TIM8CLK\_PLLCLK ((uint32\_t)0x10000200)

## RCC\_USART\_clock\_source

- #define: RCC\_USART1CLK\_PCLK ((uint32\_t)0x10000000)
- #define: RCC\_USART1CLK\_SYSCLK ((uint32\_t)0x10000001)
- #define: RCC\_USART1CLK\_LSE ((uint32\_t)0x10000002)
- #define: RCC\_USART1CLK\_HSI ((uint32\_t)0x10000003)
- #define: RCC\_USART2CLK\_PCLK ((uint32\_t)0x20000000)

- #define: RCC\_USART2CLK\_SYSCLK ((uint32\_t)0x20010000)
- #define: RCC\_USART2CLK\_LSE ((uint32\_t)0x20020000)
- #define: RCC\_USART2CLK\_HSI ((uint32\_t)0x20030000)
- #define: RCC\_USART3CLK\_PCLK ((uint32\_t)0x30000000)
- #define: RCC\_USART3CLK\_SYSCLK ((uint32\_t)0x30040000)
- #define: RCC\_USART3CLK\_LSE ((uint32\_t)0x30080000)
- #define: RCC\_USART3CLK\_HSI ((uint32\_t)0x300C0000)
- #define: RCC\_UART4CLK\_PCLK ((uint32\_t)0x40000000)
- #define: RCC\_UART4CLK\_SYSCLK ((uint32\_t)0x40100000)
- #define: RCC\_UART4CLK\_LSE ((uint32\_t)0x40200000)
- #define: RCC\_UART4CLK\_HSI ((uint32\_t)0x40300000)
- #define: RCC\_UART5CLK\_PCLK ((uint32\_t)0x50000000)

- #define: RCC\_UART5CLK\_SYSCLK ((uint32\_t)0x50400000)
- #define: RCC\_UART5CLK\_LSE ((uint32\_t)0x50800000)
- #define: RCC\_UART5CLK\_HSI ((uint32\_t)0x50C00000)

#### RCC\_USB\_Device\_clock\_source

- #define: RCC\_USBCLKSource\_PLLCLK\_1Div5 ((uint8\_t)0x00)
- #define: RCC\_USBCLKSource\_PLLCLK\_Div1 ((uint8\_t)0x01)

Real-time clock (RTC) UM1581

# 19 Real-time clock (RTC)

# 19.1 RTC Firmware driver registers structures

#### 19.1.1 RTC\_TypeDef

RTC\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t TR
- \_\_IO uint32\_t DR
- IO uint32 t CR
- \_\_IO uint32\_t ISR
- \_\_IO uint32\_t PRER
- IO uint32 t WUTR
- uint32\_t RESERVED0
- \_\_IO uint32\_t ALRMAR
- IO uint32 t ALRMBR
- \_\_IO uint32\_t WPR
- \_\_IO uint32\_t SSR
- IO uint32 t SHIFTR
- \_\_IO uint32\_t TSTR
- \_\_IO uint32\_t TSDR
- IO uint32 t TSSSR
- \_\_IO uint32\_t CALR
- \_\_IO uint32\_t TAFCR
- \_\_IO uint32\_t ALRMASSR
- \_\_IO uint32\_t ALRMBSSR
- uint32\_t RESERVED7
- \_\_IO uint32\_t BKP0R
- \_\_IO uint32\_t BKP1R
- \_\_IO uint32\_t BKP2R
- \_\_IO uint32\_t BKP3R
- \_\_IO uint32\_t BKP4R\_\_IO uint32\_t BKP5R
- IO uint32 t BKP6R
- \_\_IO uint32\_t BKP7R
- \_\_IO uint32\_t BKP8R
- \_\_IO uint32\_t BKP9R
- \_\_IO uint32\_t BKP10R
- IO uint32 t BKP11R
- IO uint32 t BKP12R
- \_\_IO uint32\_t BKP13R
- \_\_IO uint32\_t BKP14R
- \_\_IO uint32\_t BKP15R

#### **Field Documentation**

354/584

UM1581 Real-time clock (RTC)

```
IO uint32 t RTC TypeDef::TR
     RTC time register, Address offset: 0x00
__IO uint32_t RTC_TypeDef::DR
    RTC date register, Address offset: 0x04
 _IO uint32_t RTC_TypeDef::CR
    RTC control register, Address offset: 0x08
 _IO uint32_t RTC_TypeDef::ISR
    RTC initialization and status register, Address offset: 0x0C
__IO uint32_t RTC_TypeDef::PRER
    RTC prescaler register, Address offset: 0x10
 IO uint32 t RTC TypeDef::WUTR
     RTC wakeup timer register, Address offset: 0x14
uint32_t RTC_TypeDef::RESERVED0
     Reserved, 0x18
  IO uint32_t RTC_TypeDef::ALRMAR
    RTC alarm A register, Address offset: 0x1C
__IO uint32_t RTC_TypeDef::ALRMBR
    RTC alarm B register, Address offset: 0x20
__IO uint32_t RTC_TypeDef::WPR
    RTC write protection register, Address offset: 0x24
__IO uint32_t RTC_TypeDef::SSR
    RTC sub second register, Address offset: 0x28
 _IO uint32_t RTC_TypeDef::SHIFTR
     RTC shift control register, Address offset: 0x2C
 _IO uint32_t RTC_TypeDef::TSTR
    RTC time stamp time register, Address offset: 0x30
 IO uint32 t RTC TypeDef::TSDR
    RTC time stamp date register, Address offset: 0x34
__IO uint32_t RTC_TypeDef::TSSSR
    RTC time-stamp sub second register, Address offset: 0x38
__IO uint32_t RTC_TypeDef::CALR
    RTC calibration register, Address offset: 0x3C
 _IO uint32_t RTC_TypeDef::TAFCR
    RTC tamper and alternate function configuration register, Address offset: 0x40
 IO uint32 t RTC TypeDef::ALRMASSR
     RTC alarm A sub second register, Address offset: 0x44
 RTC alarm B sub second register, Address offset: 0x48
uint32 t RTC TypeDef::RESERVED7
    Reserved, 0x4C
__IO uint32_t RTC_TypeDef::BKP0R
    RTC backup register 0, Address offset: 0x50
__IO uint32_t RTC_TypeDef::BKP1R
    RTC backup register 1, Address offset: 0x54
 IO uint32 t RTC TypeDef::BKP2R
    RTC backup register 2, Address offset: 0x58
 _IO uint32_t RTC_TypeDef::BKP3R
     RTC backup register 3, Address offset: 0x5C
 _IO uint32_t RTC_TypeDef::BKP4R
    RTC backup register 4, Address offset: 0x60
  IO uint32_t RTC_TypeDef::BKP5R
```

RTC backup register 5, Address offset: 0x64

Real-time clock (RTC) UM1581

IO uint32\_t RTC\_TypeDef::BKP6R RTC backup register 6, Address offset: 0x68 \_\_IO uint32\_t RTC\_TypeDef::BKP7R RTC backup register 7, Address offset: 0x6C \_\_IO uint32\_t RTC\_TypeDef::BKP8R RTC backup register 8, Address offset: 0x70 \_\_IO uint32\_t RTC\_TypeDef::BKP9R RTC backup register 9, Address offset: 0x74 \_\_IO uint32\_t RTC\_TypeDef::BKP10R RTC backup register 10. Address offset: 0x78 \_\_IO uint32\_t RTC\_TypeDef::BKP11R RTC backup register 11, Address offset: 0x7C \_IO uint32\_t RTC\_TypeDef::BKP12R RTC backup register 12, Address offset: 0x80 \_\_IO uint32\_t RTC\_TypeDef::BKP13R RTC backup register 13, Address offset: 0x84 \_\_IO uint32\_t RTC\_TypeDef::BKP14R RTC backup register 14, Address offset: 0x88 \_\_IO uint32\_t RTC\_TypeDef::BKP15R

#### 19.1.2 RTC\_InitTypeDef

RTC\_InitTypeDef is defined in the stm32f30x\_rtc.h
Data Fields

RTC backup register 15, Address offset: 0x8C

- uint32\_t RTC\_HourFormat
- uint32\_t RTC\_AsynchPrediv
- uint32 t RTC SynchPrediv

#### **Field Documentation**

- uint32\_t RTC\_InitTypeDef::RTC\_HourFormat
  - Specifies the RTC Hour Format. This parameter can be a value of RTC Hour Formats
- uint32\_t RTC\_InitTypeDef::RTC\_AsynchPrediv
  - Specifies the RTC Asynchronous Predivider value. This parameter must be set to a value lower than 0x7F
- uint32\_t RTC\_InitTypeDef::RTC\_SynchPrediv
  - Specifies the RTC Synchronous Predivider value. This parameter must be set to a value lower than 0x1FFF

#### 19.1.3 RTC TimeTypeDef

RTC\_TimeTypeDef is defined in the stm32f30x\_rtc.h
Data Fields

UM1581 Real-time clock (RTC)

- uint8 t RTC Hours
- uint8\_t RTC\_Minutes
- uint8\_t RTC\_Seconds
- uint8\_t RTC\_H12

#### **Field Documentation**

- uint8\_t RTC\_TimeTypeDef::RTC\_Hours
  - Specifies the RTC Time Hour. This parameter must be set to a value in the 0-12 range if the RTC\_HourFormat\_12 is selected or 0-23 range if the RTC\_HourFormat\_24 is selected.
- uint8\_t RTC\_TimeTypeDef::RTC\_Minutes
  - Specifies the RTC Time Minutes. This parameter must be set to a value in the 0-59 range.
- uint8\_t RTC\_TimeTypeDef::RTC\_Seconds
  - Specifies the RTC Time Seconds. This parameter must be set to a value in the 0-59 range.
- uint8\_t RTC\_TimeTypeDef::RTC\_H12
  - Specifies the RTC AM/PM Time. This parameter can be a value of RTC\_AM\_PM\_Definitions

#### 19.1.4 RTC\_DateTypeDef

RTC\_DateTypeDef is defined in the stm32f30x\_rtc.h

#### **Data Fields**

- uint8\_t RTC\_WeekDay
- uint8\_t RTC\_Month
- uint8 t RTC Date
- uint8 t RTC Year

#### **Field Documentation**

- uint8 t RTC DateTypeDef::RTC WeekDay
  - Specifies the RTC Date WeekDay. This parameter can be a value of *RTC WeekDay Definitions*
- uint8 t RTC DateTypeDef::RTC Month
  - Specifies the RTC Date Month (in BCD format). This parameter can be a value of RTC\_Month\_Date\_Definitions
- uint8\_t RTC\_DateTypeDef::RTC\_Date
  - Specifies the RTC Date. This parameter must be set to a value in the 1-31 range.
- uint8\_t RTC\_DateTypeDef::RTC\_Year
  - Specifies the RTC Date Year. This parameter must be set to a value in the 0-99 range.

Real-time clock (RTC) UM1581

#### 19.1.5 RTC\_AlarmTypeDef

RTC\_AlarmTypeDef is defined in the stm32f30x\_rtc.h

#### **Data Fields**

- RTC\_TimeTypeDef RTC\_AlarmTime
- uint32\_t RTC\_AlarmMask
- uint32\_t RTC\_AlarmDateWeekDaySel
- uint8 t RTC AlarmDateWeekDay

#### **Field Documentation**

- RTC\_TimeTypeDef RTC\_AlarmTypeDef::RTC\_AlarmTime
  - Specifies the RTC Alarm Time members.
- uint32\_t RTC\_AlarmTypeDef::RTC\_AlarmMask
  - Specifies the RTC Alarm Masks. This parameter can be a value of RTC\_AlarmMask\_Definitions
- uint32\_t RTC\_AlarmTypeDef::RTC\_AlarmDateWeekDaySel
  - Specifies the RTC Alarm is on Date or WeekDay. This parameter can be a value of RTC\_AlarmDateWeekDay\_Definitions
- uint8\_t RTC\_AlarmTypeDef::RTC\_AlarmDateWeekDay
  - Specifies the RTC Alarm Date/WeekDay. If the Alarm Date is selected, this
    parameter must be set to a value in the 1-31 range. If the Alarm WeekDay is
    selected, this parameter can be a value of RTC\_WeekDay\_Definitions

# 19.2 RTC Firmware driver API description

The following section lists the various functions of the RTC library.

#### 19.2.1 RTC Operating Condition

The real-time clock (RTC) and the RTC backup registers can be powered from the VBAT voltage when the main VDD supply is powered off. To retain the content of the RTC backup registers and supply the RTC when VDD is turned off, VBAT pin can be connected to an optional standby voltage supplied by a battery or by another source.

To allow the RTC to operate even when the main digital supply (VDD) is turned off, the VBAT pin powers the following blocks:

- 1. The RTC
- 2. The LSE oscillator
- 3. PC13 to PC15 I/Os (when available)

When the backup domain is supplied by VDD (analog switch connected to VDD), the following functions are available:

- 1. PC14 and PC15 can be used as either GPIO or LSE pins
- 2. PC13 can be used as a GPIO or as the RTC\_AF pin

When the backup domain is supplied by VBAT (analog switch connected to VBAT because VDD is not present), the following functions are available:

UM1581 Real-time clock (RTC)

- 1. PC14 and PC15 can be used as LSE pins only
- 2. PC13 can be used as the RTC AF pin

#### 19.2.2 Backup Domain Reset

The backup domain reset sets all RTC registers and the RCC\_BDCR register to their reset values. A backup domain reset is generated when one of the following events occurs:

- 1. Software reset, triggered by setting the BDRST bit in the RCC Backup domain control register (RCC BDCR). You can use the RCC BackupResetCmd().
- 2. VDD or VBAT power on, if both supplies have previously been powered off.

### 19.2.3 Backup Domain Access

After reset, the backup domain (RTC registers and RTC backup data registers) is protected against possible unwanted write accesses.

To enable access to the Backup Domain and RTC registers, proceed as follows:

- 1. Enable the Power Controller (PWR) APB1 interface clock using the RCC\_APB1PeriphClockCmd() function.
- 2. Enable access to Backup domain using the PWR\_BackupAccessCmd() function.
- 3. Select the RTC clock source using the RCC\_RTCCLKConfig() function.
- 4. Enable RTC Clock using the RCC\_RTCCLKCmd() function.

#### 19.2.4 How to use this driver

- Enable the backup domain access (see description in the section above)
- Configure the RTC Prescaler (Asynchronous and Synchronous) and RTC hour format using the RTC Init() function.

#### **Time and Date configuration**

- To configure the RTC Calendar (Time and Date) use the RTC\_SetTime() and RTC\_SetDate() functions.
- To read the RTC Calendar, use the RTC\_GetTime() and RTC\_GetDate() functions.
- To read the RTC subsecond, use the RTC GetSubSecond() function.
- Use the RTC\_DayLightSavingConfig() function to add or sub one hour to the RTC Calendar.

#### **Alarm configuration**

- To configure the RTC Alarm use the RTC\_SetAlarm() function.
- Enable the selected RTC Alarm using the RTC\_AlarmCmd() function.
- To read the RTC Alarm, use the RTC\_GetAlarm() function.
- To read the RTC alarm SubSecond, use the RTC GetAlarmSubSecond() function.

Real-time clock (RTC) UM1581

#### **RTC Wakeup configuration**

- Configure the RTC Wakeup Clock source use the RTC\_WakeUpClockConfig() function.
- Configure the RTC WakeUp Counter using the RTC SetWakeUpCounter() function
- Enable the RTC WakeUp using the RTC\_WakeUpCmd() function
- To read the RTC WakeUp Counter register, use the RTC\_GetWakeUpCounter() function.

#### **Outputs configuration**

The RTC has 2 different outputs:

- AFO\_ALARM: this output is used to manage the RTC Alarm A, Alarm B and WaKeUp signals. To output the selected RTC signal on RTC\_AF pin, use the RTC OutputConfig() function.
- AFO\_CALIB: this output is 512Hz signal or 1Hz. To output the RTC Clock on RTC\_AF pin, use the RTC\_CalibOutputCmd() function.

#### **Smooth digital Calibration configuration**

 Configure the RTC Original Digital Calibration Value and the corresponding calibration cycle period (32s,16s and 8s) using the RTC\_SmoothCalibConfig() function.

#### TimeStamp configuration

- Configure the RTC\_AF trigger and enables the RTC TimeStamp using the RTC\_TimeStampCmd() function.
- To read the RTC TimeStamp Time and Date register, use the RTC\_GetTimeStamp() function.
- To read the RTC TimeStamp SubSecond register, use the RTC GetTimeStampSubSecond() function.

#### **Tamper configuration**

- Configure the Tamper filter count using RTC\_TamperFilterConfig() function.
- Configure the RTC Tamper trigger Edge or Level according to the Tamper filter (if equal to 0 Edge else Level) value using the RTC\_TamperConfig() function.
- Configure the Tamper sampling frequency using RTC\_TamperSamplingFreqConfig() function.
- Configure the Tamper precharge or discharge duration using RTC TamperPinsPrechargeDuration() function.
- Enable the Tamper Pull-UP using RTC\_TamperPullUpDisableCmd() function.
- Enable the RTC Tamper using the RTC\_TamperCmd() function.
- Enable the Time stamp on Tamper detection event using RTC\_TSOnTamperDetecCmd() function.

#### **Backup Data Registers configuration**

- To write to the RTC Backup Data registers, use the RTC\_WriteBackupRegister() function.
- To read the RTC Backup Data registers, use the RTC\_ReadBackupRegister() function.

## 19.2.5 RTC and low power modes

The MCU can be woken up from a low power mode by an RTC alternate function.

The RTC alternate functions are the RTC alarms (Alarm A and Alarm B), RTC wakeup, RTC tamper event detection and RTC time stamp event detection. These RTC alternate functions can wake up the system from the Stop and Standby lowpower modes. The system can also wake up from low power modes without depending on an external interrupt (Auto-wakeup mode), by using the RTC alarm or the RTC wakeup events.

The RTC provides a programmable time base for waking up from the Stop or Standby mode at regular intervals. Wakeup from STOP and Standby modes is possible only when the RTC clock source is LSE or LSI.

## 19.2.6 Selection of RTC AF alternate functions

The RTC\_AF pin (PC13) can be used for the following purposes:

- Wakeup pin 2 (WKUP2) using the PWR\_WakeUpPinCmd() function.
- AFO\_ALARM output
- AFO\_CALIB output
- AFI TAMPER
- AFI\_TIMESTAMP

Table 15: Selection of RTC\_AF alternate functions

| Pin<br>configuration<br>and<br>functions  | RTC_ALARM<br>output<br>enabled | RTC_CALIB output enabled | RTC_TAMPER input enabled | RTC_TIMESTAMP input enabled | PC13MODE bit | PC13VALUE bit |
|-------------------------------------------|--------------------------------|--------------------------|--------------------------|-----------------------------|--------------|---------------|
| Alarm out output OD                       | 1                              | Don't care               | Don't care               | Don't care                  | Don't care   | 0             |
| Alarm out output PP                       | 1                              | Don't care               | Don't care               | Don't care                  | Don't care   | 1             |
| Calibration out output PP                 | 0                              | 1                        | Don't care               | Don't care                  | Don't care   | Don't care    |
| TAMPER input floating                     | 0                              | 0                        | 1                        | 0                           | Don't care   | Don't care    |
| TIMESTAMP<br>and TAMPER<br>input floating | 0                              | 0                        | 1                        | 1                           | Don't care   | Don't care    |
| TIMESTAMP input floating                  | 0                              | 0                        | 0                        | 1                           | Don't care   | Don't care    |
| Output PP forced                          | 0                              | 0                        | 0                        | 0                           | 1            | PC13 output   |
| Wakeup pin<br>or Standard<br>GPIO         | 0                              | 0                        | 0                        | 0                           | 0            | Don't care    |

# 19.2.7 Initialization and Configuration functions

This section provide functions allowing to initialize and configure the RTC Prescaler (Synchronous and Asynchronous), RTC Hour format, disable RTC registers Write protection, enter and exit the RTC initialization mode, RTC registers synchronization check and reference clock detection enable.

- 1. The RTC Prescaler is programmed to generate the RTC 1Hz time base. It is split into 2 programmable prescalers to minimize power consumption.
  - A 7-bit asynchronous prescaler and A 13-bit synchronous prescaler.
  - When both prescalers are used, it is recommended to configure the asynchronous prescaler to a high value to minimize consumption.
- 2. All RTC registers are Write protected. Writing to the RTC registers is enabled by writing a key into the Write Protection register, RTC\_WPR.
- To Configure the RTC Calendar, user application should enter initialization mode. In this mode, the calendar counter is stopped and its value can be updated. When the initialization sequence is complete, the calendar restarts counting after 4 RTCCLK cycles.
- 4. To read the calendar through the shadow registers after Calendar initialization, calendar update or after wakeup from low power modes the software must first clear the RSF flag. The software must then wait until it is set again before reading the calendar, which means that the calendar registers have been correctly copied into the RTC\_TR and RTC\_DR shadow registers. The RTC\_WaitForSynchro() function implements the above software sequence (RSF clear and RSF check).
- RTC\_DeInit()
- RTC\_Init()
- RTC\_StructInit()
- RTC\_WriteProtectionCmd()
- RTC\_EnterInitMode()
- RTC\_ExitInitMode()
- RTC\_WaitForSynchro()
- RTC\_RefClockCmd()
- RTC\_BypassShadowCmd()

### 19.2.8 Backup Data Registers configuration functions

- RTC\_WriteBackupRegister()
- RTC\_ReadBackupRegister()

### 19.2.9 Output Type Config configuration functions

RTC\_OutputTypeConfig()

### 19.2.10 Shift control synchronisation functions

RTC\_SynchroShiftConfig()

### 19.2.11 Interrupts and flags management functions

All RTC interrupts are connected to the EXTI controller.

- To enable the RTC Alarm interrupt, the following sequence is required:
  - Configure and enable the EXTI Line 17 in interrupt mode and select the rising edge sensitivity using the EXTI\_Init() function.
  - Configure and enable the RTC\_Alarm IRQ channel in the NVIC using the NVIC\_Init() function.
  - Configure the RTC to generate RTC alarms (Alarm A and/or Alarm B) using the RTC\_SetAlarm() and RTC\_AlarmCmd() functions.
- To enable the RTC Wakeup interrupt, the following sequence is required:
  - Configure and enable the EXTI Line 20 in interrupt mode and select the rising edge sensitivity using the EXTI\_Init() function.
  - Configure and enable the RTC\_WKUP IRQ channel in the NVIC using the NVIC\_Init() function.
  - Configure the RTC to generate the RTC wakeup timer event using the RTC\_WakeUpClockConfig(), RTC\_SetWakeUpCounter() and RTC WakeUpCmd() functions.
- To enable the RTC Tamper interrupt, the following sequence is required:
  - Configure and enable the EXTI Line 19 in interrupt mode and select the rising edge sensitivity using the EXTI\_Init() function.
  - Configure and enable the TAMP\_STAMP IRQ channel in the NVIC using the NVIC\_Init() function.
  - Configure the RTC to detect the RTC tamper event using the RTC\_TamperTriggerConfig() and RTC\_TamperCmd() functions.
- To enable the RTC TimeStamp interrupt, the following sequence is required:
  - Configure and enable the EXTI Line 19 in interrupt mode and select the rising edge sensitivity using the EXTI\_Init() function.
  - Configure and enable the TAMP\_STAMP IRQ channel in the NVIC using the NVIC\_Init() function.
  - Configure the RTC to detect the RTC time-stamp event using the RTC\_TimeStampCmd() functions.
- RTC\_ITConfig()
- RTC\_GetFlagStatus()
- RTC ClearFlag()
- RTC GetITStatus()
- RTC\_ClearITPendingBit()

### 19.2.12 Time and Date configuration functions

This section provide functions allowing to program and read the RTC Calendar (Time and Date).

- RTC\_SetTime()
- RTC\_TimeStructInit()
- RTC\_GetTime()
- RTC\_GetSubSecond()
- RTC SetDate()
- RTC\_DateStructInit()
- RTC GetDate()

# 19.2.13 Alarms (Alarm A and Alarm B) configuration functions

This section provides functions allowing to program and read the RTC Alarms.

- RTC SetAlarm()
- RTC\_AlarmStructInit()
- RTC\_GetAlarm()
- RTC\_AlarmCmd()
- RTC\_AlarmSubSecondConfig()
- RTC\_GetAlarmSubSecond()

## 19.2.14 WakeUp Timer configuration functions

This section provide functions allowing to program and read the RTC WakeUp.

- RTC\_WakeUpClockConfig()
- RTC\_SetWakeUpCounter()
- RTC GetWakeUpCounter()
- RTC\_WakeUpCmd()

# 19.2.15 Daylight Saving configuration functions

This section provide functions allowing to configure the RTC DayLight Saving.

- RTC\_DayLightSavingConfig()
- RTC GetStoreOperation()

## 19.2.16 Output pin Configuration function

This section provide functions allowing to configure the RTC Output source.

RTC\_OutputConfig()

### 19.2.17 Digital Calibration configuration functions

- RTC\_CalibOutputCmd()
- RTC\_CalibOutputConfig()
- RTC\_SmoothCalibConfig()

# 19.2.18 TimeStamp configuration functions

- RTC\_TimeStampCmd()
- RTC GetTimeStamp()
- RTC\_GetTimeStampSubSecond()

### 19.2.19 Tampers configuration functions

- RTC\_TamperTriggerConfig()
- RTC\_TamperCmd()
- RTC TamperFilterConfig()
- RTC\_TamperSamplingFreqConfig()

- RTC\_TamperPinsPrechargeDuration()
- RTC\_TimeStampOnTamperDetectionCmd()
- RTC\_TamperPullUpCmd()

# 19.2.20 Initialization and Configuration functions

### 19.2.20.1 RTC\_Delnit

Function Name ErrorStatus RTC\_Delnit (void)

**Function Description** 

Deinitializes the RTC registers to their default reset values.

**Parameters** 

None.

Return values

An ErrorStatus enumeration value:

SUCCESS: RTC registers are deinitialized
 ERROR: RTC registers are not deinitialized

Notes

 This function doesn't reset the RTC Clock source and RTC Backup Data registers.

### 19.2.20.2 RTC\_Init

Function Name ErrorStatus RTC\_Init ( RTC\_InitTypeDef \* RTC\_InitStruct)

**Function Description** 

Initializes the RTC registers according to the specified parameters

in RTC\_InitStruct.

**Parameters** 

**RTC\_InitStruct**: pointer to a RTC\_InitTypeDef structure that contains the configuration information for the RTC peripheral.

Return values

An ErrorStatus enumeration value:

SUCCESS: RTC registers are initialized
 ERROR: RTC registers are not initialized

**Notes** 

 The RTC Prescaler register is write protected and can be written in initialization mode only.

## 19.2.20.3 RTC\_StructInit

Function Name

void RTC StructInit ( RTC InitTypeDef \* RTC InitStruct)

**Function Description** 

Fills each RTC\_InitStruct member with its default value.

**Parameters** 

 RTC\_InitStruct: pointer to a RTC\_InitTypeDef structure which will be initialized.

Return values

None.

Notes

None.

## 19.2.20.4 RTC\_WriteProtectionCmd

**Function Name** 

void RTC\_WriteProtectionCmd ( FunctionalState NewState)

Function Description

Enables or disables the RTC registers write protection.

**Parameters** 

**NewState:** new state of the write protection. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

- All the RTC registers are write protected except for RTC ISR[13:8], RTC TAFCR and RTC BKPxR.
- Writing a wrong key reactivates the write protection.
- The protection mechanism is not affected by system reset.

## 19.2.20.5 RTC\_EnterInitMode

**Function Name** 

ErrorStatus RTC EnterInitMode (void)

**Function Description** 

Enters the RTC Initialization mode.

**Parameters** 

None.

Return values

An ErrorStatus enumeration value:

SUCCESS: RTC is in Init mode

- ERROR: RTC is not in Init mode

Notes

• The RTC Initialization mode is write protected, use the RTC\_WriteProtectionCmd(DISABLE) before calling this

function.

## 19.2.20.6 RTC\_ExitInitMode

Function Name void RTC\_ExitInitMode (void)

**Function Description** 

Exits the RTC Initialization mode.

**Parameters** 

None.

Return values

None.

**Notes** 

- When the initialization sequence is complete, the calendar restarts counting after 4 RTCCLK cycles.
- The RTC Initialization mode is write protected, use the RTC\_WriteProtectionCmd(DISABLE) before calling this function.

# 19.2.20.7 RTC\_WaitForSynchro

Function Name ErrorStatus RTC WaitForSynchro (void)

Function Description

Waits until the RTC Time and Date registers (RTC\_TR and RTC\_DR) are synchronized with RTC APB clock.

**Parameters** 

None.

Return values

- An ErrorStatus enumeration value:
  - SUCCESS: RTC registers are synchronised
  - ERROR: RTC registers are not synchronised

**Notes** 

- The RTC Resynchronization mode is write protected, use the RTC\_WriteProtectionCmd(DISABLE) before calling this function.
- To read the calendar through the shadow registers after Calendar initialization, calendar update or after wakeup from low power modes the software must first clear the RSF flag. The software must then wait until it is set again before reading the calendar, which means that the calendar registers have been correctly copied into the RTC\_TR and RTC\_DR shadow registers.

## 19.2.20.8 RTC\_RefClockCmd

Function Name ErrorStatus RTC\_RefClockCmd ( FunctionalState NewState)

**Function Description** 

Enables or disables the RTC reference clock detection.

**Parameters** 

 NewState: new state of the RTC reference clock. This parameter can be: ENABLE or DISABLE.

Return values

An ErrorStatus enumeration value:

SUCCESS: RTC reference clock detection is enabled

ERROR: RTC reference clock detection is disabled

Notes

None.

## 19.2.20.9 RTC\_BypassShadowCmd

Function Name void RTC\_BypassShadowCmd ( FunctionalState NewState)

Function Description

Enables or Disables the Bypass Shadow feature.

**Parameters** 

 NewState: new state of the Bypass Shadow feature. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

• When the Bypass Shadow is enabled the calendar value are taken directly from the Calendar counter.

# 19.2.21 Backup Data Registers configuration functions

# 19.2.21.1 RTC\_WriteBackupRegister

Function Name void RTC\_WriteBackupRegister ( uint32\_t RTC\_BKP\_DR,

uint32 t Data)

**Function Description** 

Writes a data in a specified RTC Backup data register.

Parameters

• RTC\_BKP\_DR: RTC Backup data Register number. This parameter can be: RTC\_BKP\_DRx where x can be from 0 to

19 to specify the register.

368/584 DocID023800 Rev 1

57

> Data: Data to be written in the specified RTC Backup data register.

Return values

None.

**Notes** 

None.

## 19.2.21.2 RTC\_ReadBackupRegister

**Function Name** uint32\_t RTC\_ReadBackupRegister ( uint32\_t RTC\_BKP\_DR)

**Function Description** 

Reads data from the specified RTC Backup data Register.

**Parameters** 

RTC\_BKP\_DR: RTC Backup data Register number. This parameter can be: RTC\_BKP\_DRx where x can be from 0 to 19 to specify the register.

Return values

None.

**Notes** 

None.

#### 19.2.22 **Output Type Config configuration functions**

#### RTC\_OutputTypeConfig 19.2.22.1

**Function Name** void RTC\_OutputTypeConfig ( uint32\_t RTC\_OutputType)

**Function Description** 

Configures the RTC Output Pin mode.

**Parameters** 

- RTC OutputType: specifies the RTC Output (PC13) pin mode. This parameter can be one of the following values:
  - RTC\_OutputType\_OpenDrain: RTC Output (PC13) is configured in Open Drain mode.
  - RTC\_OutputType\_PushPull: RTC Output (PC13) is

configured in Push Pull mode.

Return values

None.

**Notes** 

None.

#### 19.2.23 Shift control synchronisation functions

#### 19.2.23.1 RTC SynchroShiftConfig

**Function Name** ErrorStatus RTC SynchroShiftConfig (uint32 t RTC\_ShiftAdd1S, uint32\_t RTC\_ShiftSubFS)

**Function Description** 

Configures the Synchronization Shift Control Settings.

**Parameters** 

- RTC ShiftAdd1S: : Select to add or not 1 second to the time Calendar. This parameter can be one of the following values:
  - RTC\_ShiftAdd1S\_Set: Add one second to the clock calendar.
    - RTC ShiftAdd1S Reset: No effect.
- RTC ShiftSubFS: Select the number of Second Fractions to Substitute. This parameter can be one any value from 0 to 0x7FFF.

Return values

- An ErrorStatus enumeration value:
  - SUCCESS: RTC Shift registers are configured ERROR: RTC Shift registers are not configured

**Notes** 

When REFCKON is set, firmware must not write to Shift control register

#### 19.2.24 Interrupts and flags management functions

#### 19.2.24.1 RTC ITConfig

**Function Name** void RTC\_ITConfig ( uint32\_t RTC\_IT, FunctionalState NewState)

**Function Description** 

Enables or disables the specified RTC interrupts.

**Parameters** 

- RTC IT: specifies the RTC interrupt sources to be enabled or disabled. This parameter can be any combination of the following values:
  - RTC\_IT\_TS: Time Stamp interrupt mask
  - RTC\_IT\_WUT: WakeUp Timer interrupt mask
  - RTC\_IT\_ALRB: Alarm B interrupt mask
  - RTC\_IT\_ALRA: Alarm A interrupt mask
  - RTC\_IT\_TAMP: Tamper event interrupt mask
- NewState: new state of the specified RTC interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

### 19.2.24.2 RTC\_GetFlagStatus

**Function Name** 

### FlagStatus RTC\_GetFlagStatus ( uint32\_t RTC\_FLAG)

**Function Description** 

Checks whether the specified RTC flag is set or not.

**Parameters** 

- RTC\_FLAG: specifies the flag to check. This parameter can be one of the following values:
  - RTC\_FLAG\_RECALPF: RECALPF event flag
  - RTC\_FLAG\_TAMP3F: Tamper 3 event flag
  - RTC\_FLAG\_TAMP2F: Tamper 2 event flag
  - RTC\_FLAG\_TAMP1F: Tamper 1 event flag
  - RTC\_FLAG\_TSOVF: Time Stamp OverFlow flag
  - RTC FLAG TSF: Time Stamp event flag
  - RTC\_FLAG\_WUTF: WakeUp Timer flag
  - RTC\_FLAG\_ALRBF: Alarm B flag
  - RTC\_FLAG\_ALRAF: Alarm A flag
  - RTC FLAG INITF: Initialization mode flag
  - RTC\_FLAG\_RSF: Registers Synchronized flag
  - RTC\_FLAG\_INITS: Registers Configured flag: Shift operation pending flag.
  - RTC\_FLAG\_WUTWF: WakeUp Timer Write flag
  - RTC FLAG ALRBWF: Alarm B Write flag
  - RTC FLAG ALRAWF: Alarm A write flag

Return values

Notes

The new state of RTC\_FLAG (SET or RESET).

None.

### 19.2.24.3 RTC\_ClearFlag

**Function Name** 

void RTC\_ClearFlag ( uint32\_t RTC\_FLAG)

**Function Description** 

Clears the RTC's pending flags.

**Parameters** 

- RTC FLAG: specifies the RTC flag to clear. This parameter can be any combination of the following values:
  - RTC\_FLAG\_TAMP3F: Tamper 3 event flag
  - RTC\_FLAG\_TAMP2F: Tamper 2 event flag
  - RTC\_FLAG\_TAMP1F: Tamper 1 event flag
  - RTC\_FLAG\_TSOVF: Time Stamp Overflow flag
  - RTC\_FLAG\_TSF: Time Stamp event flag

RTC\_FLAG\_WUTF: WakeUp Timer flag
 RTC\_FLAG\_ALRBF: Alarm B flag
 RTC\_FLAG\_ALRAF: Alarm A flag

RTC\_FLAG\_RSF: Registers Synchronized flag

Return values

- None.
- Notes
- None.

## 19.2.24.4 RTC\_GetITStatus

**Function Name** 

### ITStatus RTC\_GetITStatus ( uint32\_t RTC\_IT)

**Function Description** 

Checks whether the specified RTC interrupt has occurred or not.

**Parameters** 

- RTC\_IT: specifies the RTC interrupt source to check. This parameter can be one of the following values:
  - RTC\_IT\_TS: Time Stamp interrupt
  - RTC\_IT\_WUT: WakeUp Timer interrupt
  - RTC\_IT\_ALRB: Alarm B interrupt
  - RTC\_IT\_ALRA : Alarm A interrupt
  - RTC\_IT\_TAMP1: Tamper1 event interrupt
     RTC\_IT\_TAMP2: Tamper2 event interrupt
  - RTC\_IT\_TAMP3: Tamper3 event interrupt

Return values

The new state of RTC\_IT (SET or RESET).

Notes

None.

### 19.2.24.5 RTC\_ClearITPendingBit

**Function Name** 

### void RTC\_ClearITPendingBit ( uint32\_t RTC\_IT)

**Function Description** 

Clears the RTC's interrupt pending bits.

Parameters

- RTC\_IT: specifies the RTC interrupt pending bit to clear. This parameter can be any combination of the following values:
  - RTC\_IT\_TS: Time Stamp interrupt
  - RTC\_IT\_WUT: WakeUp Timer interrupt
  - RTC IT ALRB: Alarm B interrupt
  - RTC\_IT\_ALRA: Alarm A interrupt
  - RTC\_IT\_TAMP1: Tamper1 event interrupt
  - RTC\_IT\_TAMP2: Tamper2 event interrupt

RTC IT TAMP3: Tamper3 event interrupt

Return values • None.

Notes • None.

### 19.2.25 Time and Date configuration functions

## 19.2.25.1 RTC SetTime

Function Name ErrorStatus RTC\_SetTime ( uint32\_t RTC\_Format,

RTC\_TimeTypeDef \* RTC\_TimeStruct)

**Function Description** 

Set the RTC current time.

**Parameters** 

 RTC\_Format: specifies the format of the entered parameters. This parameter can be one of the following values:

RTC\_Format\_BIN: Binary data formatRTC\_Format\_BCD: BCD data format

• RTC\_TimeStruct: pointer to a RTC\_TimeTypeDef structure that contains the time configuration information for the RTC.

Return values

An ErrorStatus enumeration value:

SUCCESS: RTC Time register is configured
 ERROR: RTC Time register is not configured

Notes • None.

## 19.2.25.2 RTC\_TimeStructInit

Function Name void RTC\_TimeStructInit ( RTC\_TimeTypeDef \*

RTC\_TimeStruct)

Function Description Fills each RTC\_TimeStruct member with its default value (Time =

00h:00min:00sec).

Parameters • RTC\_TimeStruct : pointer to a RTC\_TimeTypeDef structure

which will be initialized.

Return values 

None.

Notes • None.

### 19.2.25.3 RTC\_GetTime

Function Name void RTC\_GetTime ( uint32\_t RTC\_Format, RTC\_TimeTypeDef

\* RTC\_TimeStruct)

Function Description

Get the RTC current Time.

**Parameters** 

 RTC\_Format: specifies the format of the returned parameters. This parameter can be one of the following values:

RTC\_Format\_BIN: Binary data formatRTC\_Format\_BCD: BCD data format

• RTC\_TimeStruct: pointer to a RTC\_TimeTypeDef structure that will contain the returned current time configuration.

Return values

None.

Notes

None.

## 19.2.25.4 RTC\_GetSubSecond

Function Name uint32\_t RTC\_GetSubSecond (void)

Function Description Gets the RTC current Calendar Subseconds value.

Parameters • None.

Return values • RTC current Calendar Subseconds value.

Notes

• This function freeze the Time and Date registers after reading the SSR register.

### 19.2.25.5 RTC\_SetDate

Function Name ErrorStatus RTC\_SetDate ( uint32\_t RTC\_Format,

RTC\_DateTypeDef \* RTC\_DateStruct)

Function Description Set the RTC current date.

• RTC\_Format: specifies the format of the entered parameters. This parameter can be one of the following values:

RTC\_Format\_BIN: Binary data formatRTC Format BCD: BCD data format

 RTC\_DateStruct: pointer to a RTC\_DateTypeDef structure that contains the date configuration information for the RTC.

Return values • An ErrorStatus enumeration value:

SUCCESS: RTC Date register is configured
 ERROR: RTC Date register is not configured

Notes • None.

### 19.2.25.6 RTC\_DateStructInit

Function Name void RTC\_DateStructInit ( RTC\_DateTypeDef \*

RTC\_DateStruct)

Function Description Fills each RTC\_DateStruct member with its default value

(Monday, January 01 xx00).

Parameters • RTC\_DateStruct : pointer to a RTC\_DateTypeDef structure

which will be initialized.

Return values 

None.

Notes 

None.

### 19.2.25.7 RTC\_GetDate

Function Name void RTC\_GetDate ( uint32\_t RTC\_Format, RTC\_DateTypeDef

\* RTC DateStruct)

Function Description Get the RTC current date.

• RTC\_Format: specifies the format of the returned parameters. This parameter can be one of the following

values:

RTC\_Format\_BIN: Binary data formatRTC\_Format\_BCD: BCD data format

• RTC\_DateStruct: pointer to a RTC\_DateTypeDef structure that will contain the returned current date configuration.

DocID023800 Rev 1 375/584

Return values

• None.

Notes

None.

## 19.2.26 Alarm configuration functions

### 19.2.26.1 RTC\_SetAlarm

Function Name void RTC\_SetAlarm ( uint32\_t RTC\_Format, uint32\_t

RTC\_Alarm, RTC\_AlarmTypeDef \* RTC\_AlarmStruct)

Function Description Set the specified RTC Alarm.

Parameters • RTC Format : specifies the format of the

• RTC\_Format: specifies the format of the returned parameters. This parameter can be one of the following values:

RTC\_Format\_BIN: Binary data formatRTC Format BCD: BCD data format

 RTC\_Alarm: specifies the alarm to be configured. This parameter can be one of the following values:

RTC\_Alarm\_A: to select Alarm A
 RTC Alarm B: to select Alarm B

• RTC\_AlarmStruct: pointer to a RTC\_AlarmTypeDef structure that contains the alarm configuration parameters.

Return values 

None.

Notes • The Alarm register can only be written when the

corresponding Alarm is disabled (Use the RTC\_AlarmCmd(DISABLE)).

# 19.2.26.2 RTC\_AlarmStructInit

Function Name void RTC\_AlarmStructInit ( RTC\_AlarmTypeDef \*

RTC\_AlarmStruct)

Function Description Fills each RTC\_AlarmStruct member with its default value (Time =

00h:00mn:00sec / Date = 1st day of the month/Mask = all fields

are masked).

Parameters • RTC\_AlarmStruct : pointer to a RTC\_AlarmTypeDef

structure which will be initialized.

Return values • None.

Notes • None.

376/584 DocID023800 Rev 1

### 19.2.26.3 RTC\_GetAlarm

**Function Name** 

void RTC\_GetAlarm ( uint32\_t RTC\_Format, uint32\_t RTC\_Alarm, RTC\_AlarmTypeDef \* RTC\_AlarmStruct)

**Function Description** 

**Parameters** 

Get the RTC Alarm value and masks.

- RTC Format: specifies the format of the output parameters. This parameter can be one of the following values:
  - RTC\_Format\_BIN: Binary data format RTC Format BCD: BCD data format
- RTC Alarm: specifies the alarm to be read. This parameter can be one of the following values:
  - RTC\_Alarm\_A: to select Alarm A RTC\_Alarm\_B: to select Alarm B
- RTC AlarmStruct: pointer to a RTC AlarmTypeDef structure that will contains the output alarm configuration values.

Return values

None.

**Notes** 

None.

### 19.2.26.4 RTC\_AlarmCmd

**Function Name** 

ErrorStatus RTC\_AlarmCmd ( uint32\_t RTC\_Alarm, FunctionalState NewState)

**Function Description** 

Enables or disables the specified RTC Alarm.

**Parameters** 

- RTC Alarm: specifies the alarm to be configured. This parameter can be any combination of the following values:
  - RTC\_Alarm\_A: to select Alarm A RTC Alarm B: to select Alarm B
- NewState: new state of the specified alarm. This parameter can be: ENABLE or DISABLE.

Return values

- An ErrorStatus enumeration value:
  - SUCCESS: RTC Alarm is enabled/disabled ERROR: RTC Alarm is not enabled/disabled

Notes

None.

# 19.2.26.5 RTC\_AlarmSubSecondConfig

**Function Name** 

void RTC\_AlarmSubSecondConfig ( uint32\_t RTC\_Alarm, uint32\_t RTC\_AlarmSubSecondValue, uint32\_t RTC\_AlarmSubSecondMask)

Function Description
Parameters

Configures the RTC AlarmA/B Subseconds value and mask.

- RTC\_Alarm: specifies the alarm to be configured. This parameter can be one of the following values:
  - RTC\_Alarm\_A: to select Alarm A
  - RTC\_Alarm\_B: to select Alarm B
- RTC\_AlarmSubSecondValue: specifies the Subseconds value. This parameter can be a value from 0 to 0x00007FFF.
- RTC\_AlarmSubSecondMask: specifies the Subseconds Mask. This parameter can be any combination of the following values:
  - RTC\_AlarmSubSecondMask\_All: All Alarm SS fields are masked. There is no comparison on sub seconds for Alarm
  - RTC\_AlarmSubSecondMask\_SS14\_1: SS[14:1] are don't care in Alarm comparison. Only SS[0] is compared
  - RTC\_AlarmSubSecondMask\_SS14\_2: SS[14:2] are don't care in Alarm comparison. Only SS[1:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_3: SS[14:3] are don't care in Alarm comparison. Only SS[2:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_4: SS[14:4] are don't care in Alarm comparison. Only SS[3:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_5: SS[14:5] are don't care in Alarm comparison. Only SS[4:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_6: SS[14:6] are don't care in Alarm comparison. Only SS[5:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_7: SS[14:7] are don't care in Alarm comparison. Only SS[6:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_8: SS[14:8] are don't care in Alarm comparison. Only SS[7:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_9: SS[14:9] are don't care in Alarm comparison. Only SS[8:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_10: SS[14:10] are don't care in Alarm comparison. Only SS[9:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_11: SS[14:11] are don't care in Alarm comparison. Only SS[10:0] are compared
  - RTC\_AlarmSubSecondMask\_SS14\_12: SS[14:12]

> are don't care in Alarm comparison. Only SS[11:0] are compared

- RTC AlarmSubSecondMask SS14 13: SS[14:13] are don't care in Alarm comparison. Only SS[12:0] are compared
- RTC\_AlarmSubSecondMask\_SS14: SS[14] is don't care in Alarm comparison. Only SS[13:0] are compared
- RTC AlarmSubSecondMask None: SS[14:0] are compared and must match to activate alarm

Return values

None.

**Notes** 

This function is performed only when the Alarm is disabled.

### 19.2.26.6 RTC\_GetAlarmSubSecond

**Function Name** uint32\_t RTC\_GetAlarmSubSecond ( uint32\_t RTC\_Alarm)

**Function Description** Gets the RTC Alarm Subseconds value.

**Parameters** RTC\_Alarm.

Return values RTC Alarm Subseconds value.

Notes None.

#### 19.2.27 WakeUp timer configuration functions

#### 19.2.27.1 RTC WakeUpClockConfig

void RTC\_WakeUpClockConfig ( uint32\_t RTC\_WakeUpClock) **Function Name** 

**Function Description** 

Configures the RTC Wakeup clock source.

**Parameters** RTC WakeUpClock: Wakeup Clock source. This parameter can be one of the following values:

> RTC\_WakeUpClock\_RTCCLK\_Div16: RTC Wakeup Counter Clock = RTCCLK/16

RTC\_WakeUpClock\_RTCCLK\_Div8: RTC Wakeup Counter Clock = RTCCLK/8

RTC\_WakeUpClock\_RTCCLK\_Div4: RTC Wakeup Counter Clock = RTCCLK/4

RTC WakeUpClock RTCCLK Div2: RTC Wakeup Counter Clock = RTCCLK/2

DocID023800 Rev 1 379/584

> RTC WakeUpClock\_CK\_SPRE\_16bits: RTC Wakeup Counter Clock = CK\_SPRE

RTC\_WakeUpClock\_CK\_SPRE\_17bits: RTC Wakeup Counter Clock = CK\_SPRE

Return values

None.

Notes

The WakeUp Clock source can only be changed when the RTC WakeUp is disabled (Use the RTC\_WakeUpCmd(DISABLE)).

### 19.2.27.2 RTC\_SetWakeUpCounter

**Function Name** void RTC SetWakeUpCounter ( uint32 t

RTC\_WakeUpCounter)

**Function Description** 

Configures the RTC Wakeup counter.

**Parameters** 

RTC WakeUpCounter: specifies the WakeUp counter. This

parameter can be a value from 0x0000 to 0xFFFF.

Return values

None.

Notes

The RTC WakeUp counter can only be written when the RTC WakeUp is disabled (Use the RTC WakeUpCmd(DISABLE)).

### 19.2.27.3 RTC GetWakeUpCounter

**Function Name** uint32\_t RTC\_GetWakeUpCounter ( void )

**Function Description** Returns the RTC WakeUp timer counter value.

**Parameters** None.

Return values The RTC WakeUp Counter value.

**Notes** None.

#### RTC WakeUpCmd 19.2.27.4

ErrorStatus RTC\_WakeUpCmd ( FunctionalState NewState) **Function Name** 

**Function Description** 

Enables or Disables the RTC WakeUp timer.

**Parameters** 

**NewState:** new state of the WakeUp timer. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 19.2.28 **Daylight saving configuration functions**

#### 19.2.28.1 RTC\_DayLightSavingConfig

**Function Name** void RTC\_DayLightSavingConfig ( uint32\_t RTC\_DayLightSaving, uint32\_t RTC\_StoreOperation)

**Function Description** 

**Parameters** 

Return values

Adds or substract one hour from the current time.

- RTC\_DayLightSaveOperation: the value of hour adjustment. This parameter can be one of the following values:
  - RTC\_DayLightSaving\_SUB1H: Substract one hour (winter time)
  - RTC\_DayLightSaving\_ADD1H: Add one hour (summer time)
- RTC\_StoreOperation: Specifies the value to be written in the BCK bit in CR register to store the operation. This parameter can be one of the following values:
  - RTC\_StoreOperation\_Reset: BCK Bit Reset RTC\_StoreOperation\_Set: BCK Bit Set
- None.

Notes None.

## 19.2.28.2 RTC GetStoreOperation

Function Name uint32\_t RTC\_GetStoreOperation (void)

Function Description Returns the RTC Day Light Saving stored operation.

Parameters • None.

Return values • RTC Day Light Saving stored operation.

RTC\_StoreOperation\_ResetRTC\_StoreOperation\_Set

Notes 

None.

# 19.2.29 Output pin configuration functions

### 19.2.29.1 RTC\_OutputConfig

Function Name void RTC\_OutputConfig ( uint32\_t RTC\_Output, uint32\_t RTC\_OutputPolarity)

**Function Description** 

Configures the RTC output source (AFO\_ALARM).

Parameters

- RTC\_Output: Specifies which signal will be routed to the RTC output. This parameter can be one of the following values:
  - RTC\_Output\_Disable : No output selected
  - RTC\_Output\_AlarmA: signal of AlarmA mapped to output
  - RTC\_Output\_AlarmB: signal of AlarmB mapped to output
  - RTC\_Output\_WakeUp: signal of WakeUp mapped to output
- RTC\_OutputPolarity: Specifies the polarity of the output signal. This parameter can be one of the following:
  - RTC\_OutputPolarity\_High: The output pin is high when the ALRAF/ALRBF/WUTF is high (depending on OSEL)
  - RTC\_OutputPolarity\_Low: The output pin is low when the ALRAF/ALRBF/WUTF is high (depending on OSEL)

Return values

None.

Notes

None.

# 19.2.30 Digital calibration configuration functions

## 19.2.30.1 RTC\_CalibOutputCmd

Function Name void RTC\_CalibOutputCmd ( FunctionalState NewState)

Function Description Enables or disables the RTC clock to be output through the

relative pin.

Parameters • NewState: new state of the digital calibration Output. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes 

None.

### 19.2.30.2 RTC\_CalibOutputConfig

Function Name void RTC\_CalibOutputConfig ( uint32\_t RTC\_CalibOutput)

Function Description Configures the Calibration Pinout (RTC\_CALIB) Selection (1Hz or

512Hz).

Parameters • RTC\_CalibOutput : : Select the Calibration output Selection

. This parameter can be one of the following values:

RTC\_CalibOutput\_512Hz: A signal has a regular

waveform at 512Hz.

- RTC CalibOutput 1Hz: A signal has a regular

waveform at 1Hz.

Return values 

None.

Notes • None.

### 19.2.30.3 RTC SmoothCalibConfig

Function Name ErrorStatus RTC\_SmoothCalibConfig ( uint32\_t

RTC\_SmoothCalibPeriod, uint32\_t RTC\_SmoothCalibPlusPulses, uint32\_t RTC\_SmouthCalibMinusPulsesValue)

Function Description Configures the Smooth Calibration Settings.

### **Parameters**

 RTC\_SmoothCalibPeriod: : Select the Smooth Calibration Period. This parameter can be can be one of the following values:

- RTC\_SmoothCalibPeriod\_32sec: The smooth calibration periode is 32s.
- RTC\_SmoothCalibPeriod\_16sec: The smooth calibration periode is 16s.
- RTC\_SmoothCalibPeriod\_8sec: The smooth calibartion periode is 8s.
- RTC\_SmoothCalibPlusPulses: : Select to Set or reset the CALP bit. This parameter can be one of the following values:
  - RTC\_SmoothCalibPlusPulses\_Set: Add one RTCCLK puls every 2\*\*11 pulses.
  - RTC\_SmoothCalibPlusPulses\_Reset: No RTCCLK pulses are added.
- RTC\_SmouthCalibMinusPulsesValue: Select the value of CALM[8:0] bits. This parameter can be one any value from 0 to 0x000001FF.

### Return values

- An ErrorStatus enumeration value:
  - SUCCESS: RTC Calib registers are configured
  - ERROR: RTC Calib registers are not configured

Notes

None.

## 19.2.31 Timestamp configuration functions

### 19.2.31.1 RTC\_TimeStampCmd

| Function Name | void RTC_TimeStampCmd ( uint32_t RTC_TimeStampEdge, |
|---------------|-----------------------------------------------------|
|               | FunctionalState NewState)                           |

### **Function Description**

Enables or Disables the RTC TimeStamp functionality with the specified time stamp pin stimulating edge.

# **Parameters**

- RTC\_TimeStampEdge: Specifies the pin edge on which the TimeStamp is activated. This parameter can be one of the following:
  - RTC\_TimeStampEdge\_Rising: the Time stamp event occurs on the rising edge of the related pin.
  - RTC\_TimeStampEdge\_Falling: the Time stamp event occurs on the falling edge of the related pin.
- NewState: new state of the TimeStamp. This parameter can be: ENABLE or DISABLE.

### Return values

None.

Notes

None.

## 19.2.31.2 RTC\_GetTimeStamp

Function Name void RTC\_GetTimeStamp (uint32\_t RTC\_Format,

RTC\_TimeTypeDef \* RTC\_StampTimeStruct, RTC\_DateTypeDef \* RTC\_StampDateStruct)

**Function Description** 

Gets the RTC TimeStamp value and masks.

Parameters

• RTC\_Format : specifies the format of the output parameters.

This parameter can be one of the following values:

- RTC Format BIN: Binary data format

- RTC\_Format\_BCD : BCD data format

 RTC\_StampTimeStruct: pointer to a RTC\_TimeTypeDef structure that will contains the TimeStamp time values.

• RTC\_StampDateStruct: pointer to a RTC\_DateTypeDef structure that will contains the TimeStamp date values.

Return values

None.

Notes

None.

# 19.2.31.3 RTC\_GetTimeStampSubSecond

Function Name uint32\_t RTC\_GetTimeStampSubSecond (void )

Function Description Gets the RTC timestamp Subseconds value.

Parameters • None.

Return values • RTC current timestamp Subseconds value.

Notes 

None.

### 19.2.32 Tamper configuration functions

### 19.2.32.1 RTC TamperTriggerConfig

Function Name void RTC\_TamperTriggerConfig (uint32\_t RTC\_Tamper,

### uint32\_t RTC\_TamperTrigger)

# Function Description

Configures the select Tamper pin edge.

# Parameters

- **RTC\_Tamper :** Selected tamper pin. This parameter can be any combination of the following values:
  - RTC\_Tamper\_1: Select Tamper 1.RTC\_Tamper\_2: Select Tamper 2.
  - RTC\_Tamper\_3: Select Tamper 3.
- RTC\_TamperTrigger: Specifies the trigger on the tamper pin that stimulates tamper event. This parameter can be one of the following values:
  - RTC\_TamperTrigger\_RisingEdge: Rising Edge of the tamper pin causes tamper event.
  - RTC\_TamperTrigger\_FallingEdge: Falling Edge of the tamper pin causes tamper event.
  - RTC\_TamperTrigger\_LowLevel: Low Level of the tamper pin causes tamper event.
  - RTC\_TamperTrigger\_HighLevel: High Level of the tamper pin causes tamper event.

### Return values

- None.
- **Notes**
- None.

# 19.2.32.2 RTC\_TamperCmd

**Function Name** 

void RTC\_TamperCmd ( uint32\_t RTC\_Tamper,
FunctionalState NewState)

### **Function Description**

Enables or Disables the Tamper detection.

### **Parameters**

- RTC\_Tamper: Selected tamper pin. This parameter can be any combination of the following values:
  - RTC\_Tamper\_1: Select Tamper 1.RTC Tamper 2: Select Tamper 2.
  - RTC\_Tamper\_3: Select Tamper 3.
- NewState: new state of the tamper pin. This parameter can be: ENABLE or DISABLE.

### Return values

None.

Notes

None.

# 19.2.32.3 RTC\_TamperFilterConfig

Function Name void RTC\_TamperFilterConfig (uint32\_t RTC\_TamperFilter)

**Function Description** 

cription Configures the Tampers Filter.

• RTC\_TamperFilter: Specifies the tampers filter. This parameter can be one of the following values:

- RTC\_TamperFilter\_Disable : Tamper filter is disabled.
- RTC\_TamperFilter\_2Sample: Tamper is activated after 2 consecutive samples at the active level
- RTC\_TamperFilter\_4Sample: Tamper is activated after 4 consecutive samples at the active level
- RTC\_TamperFilter\_8Sample: Tamper is activated after 8 consecutive samples at the active level

Return values

None.

**Notes** 

None.

### 19.2.32.4 RTC\_TamperSamplingFreqConfig

Function Name void RTC\_TamperSamplingFreqConfig (uint32\_t

RTC\_TamperSamplingFreq)

Function Description

Parameters

Configures the Tampers Sampling Frequency.

- RTC\_TamperSamplingFreq: Specifies the tampers Sampling Frequency. This parameter can be one of the following values:
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div32768 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 32768
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div16384 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 16384
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div8192 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 8192
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div4096 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 4096
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div2048 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 2048
  - RTC\_TamperSamplingFreq\_RTCCLK\_Div1024 :
     Each of the tamper inputs are sampled with a frequency
     RTCCLK / 1024

DocID023800 Rev 1 387/584

> RTC TamperSamplingFreq RTCCLK Div512: Each of the tamper inputs are sampled with a frequency = RTCCLK / 512

> RTC\_TamperSamplingFreq\_RTCCLK\_Div256: Each of the tamper inputs are sampled with a frequency =

RTCCLK / 256

Return values None. Notes None.

### 19.2.32.5 RTC\_TamperPinsPrechargeDuration

**Function Name** void RTC TamperPinsPrechargeDuration (uint32 t RTC\_TamperPrechargeDuration)

Function Description

Configures the Tampers Pins input Precharge Duration.

**Parameters** 

- RTC TamperPrechargeDuration: Specifies the Tampers Pins input Precharge Duration. This parameter can be one of the following values:
  - RTC\_TamperPrechargeDuration\_1RTCCLK: Tamper pins are pre-charged before sampling during 1 RTCCLK cycle
  - RTC TamperPrechargeDuration 2RTCCLK: Tamper pins are pre-charged before sampling during 2 RTCCLK cycle
  - RTC\_TamperPrechargeDuration\_4RTCCLK: Tamper pins are pre-charged before sampling during 4 RTCCLK cycle
  - RTC\_TamperPrechargeDuration\_8RTCCLK: Tamper pins are pre-charged before sampling during 8 RTCCLK cycle

Return values None. Notes None.

### 19.2.32.6 RTC\_TimeStampOnTamperDetectionCmd

**Function Name** void RTC\_TimeStampOnTamperDetectionCmd (

FunctionalState NewState)

Enables or Disables the TimeStamp on Tamper Detection Event. **Function Description** 

388/584 DocID023800 Rev 1 Parameters

• NewState: new state of the timestamp on tamper event.
This parameter can be: ENABLE or DISABLE.

Return values
• None.

Notes

• The timestamp is valid even the TSE bit in tamper control

register is reset.

# 19.2.32.7 RTC\_TamperPullUpCmd

Function Name

Function Description

Parameters

• NewState: new state of tamper pull up. This parameter can be: ENABLE or DISABLE.

Return values

• None.

Notes

# 19.3 RTC Firmware driver defines

### 19.3.1 RTC

RTC

### RTC\_Add\_1\_Second\_Parameter\_Definitions

- #define: RTC\_ShiftAdd1S\_Reset ((uint32\_t)0x00000000)
- #define: *RTC\_ShiftAdd1S\_Set ((uint32\_t)0x80000000)*

### RTC\_AlarmDateWeekDay\_Definitions

- #define: RTC\_AlarmDateWeekDaySel\_Date ((uint32\_t)0x00000000)
- #define: RTC\_AlarmDateWeekDaySel\_WeekDay ((uint32\_t)0x40000000)

# RTC\_AlarmMask\_Definitions

- #define: RTC\_AlarmMask\_None ((uint32\_t)0x00000000)
- #define: RTC\_AlarmMask\_DateWeekDay ((uint32\_t)0x80000000)
- #define: RTC\_AlarmMask\_Hours ((uint32\_t)0x00800000)
- #define: RTC\_AlarmMask\_Minutes ((uint32\_t)0x00008000)
- #define: RTC\_AlarmMask\_Seconds ((uint32\_t)0x00000080)
- #define: RTC\_AlarmMask\_All ((uint32\_t)0x80808080)

### RTC Alarms Definitions

- #define: RTC\_Alarm\_A ((uint32\_t)0x00000100)
- #define: RTC\_Alarm\_B ((uint32\_t)0x00000200)

### RTC\_Alarm\_Sub\_Seconds\_Masks\_Definitions

- #define: RTC\_AlarmSubSecondMask\_All ((uint32\_t)0x00000000)
   All Alarm SS fields are masked. There is no comparison on sub seconds for Alarm
- #define: RTC\_AlarmSubSecondMask\_SS14\_1 ((uint32\_t)0x01000000)
  SS[14:1] are don't care in Alarm comparison. Only SS[0] is compared.
- #define: RTC\_AlarmSubSecondMask\_SS14\_2 ((uint32\_t)0x02000000)
   SS[14:2] are don't care in Alarm comparison. Only SS[1:0] are compared

#define: RTC\_AlarmSubSecondMask\_SS14\_3 ((uint32\_t)0x03000000)
 SS[14:3] are don't care in Alarm comparison. Only SS[2:0] are compared

- #define: RTC\_AlarmSubSecondMask\_SS14\_4 ((uint32\_t)0x04000000)
   SS[14:4] are don't care in Alarm comparison. Only SS[3:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_5 ((uint32\_t)0x05000000)
   SS[14:5] are don't care in Alarm comparison. Only SS[4:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_6 ((uint32\_t)0x06000000)
   SS[14:6] are don't care in Alarm comparison. Only SS[5:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_7 ((uint32\_t)0x07000000)
   SS[14:7] are don't care in Alarm comparison. Only SS[6:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_8 ((uint32\_t)0x08000000)
   SS[14:8] are don't care in Alarm comparison. Only SS[7:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_9 ((uint32\_t)0x09000000)
  SS[14:9] are don't care in Alarm comparison. Only SS[8:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_10 ((uint32\_t)0x0A000000)
   SS[14:10] are don't care in Alarm comparison. Only SS[9:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_11 ((uint32\_t)0x0B000000)
   SS[14:11] are don't care in Alarm comparison. Only SS[10:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_12 ((uint32\_t)0x0C000000)
   SS[14:12] are don't care in Alarm comparison. Only SS[11:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14\_13 ((uint32\_t)0x0D000000)
   SS[14:13] are don't care in Alarm comparison. Only SS[12:0] are compared
- #define: RTC\_AlarmSubSecondMask\_SS14 ((uint32\_t)0x0E000000)
  SS[14] is don't care in Alarm comparison.Only SS[13:0] are compared

DocID023800 Rev 1 391/584

• #define: RTC\_AlarmSubSecondMask\_None ((uint32\_t)0x0F000000)
SS[14:0] are compared and must match to activate alarm.

### RTC\_AM\_PM\_Definitions

- #define: RTC\_H12\_AM ((uint8\_t)0x00)
- #define: RTC\_H12\_PM ((uint8\_t)0x40)

# RTC\_Backup\_Registers\_Definitions

- #define: RTC\_BKP\_DR0 ((uint32\_t)0x00000000)
- #define: RTC\_BKP\_DR1 ((uint32\_t)0x00000001)
- #define: RTC\_BKP\_DR2 ((uint32\_t)0x00000002)
- #define: RTC\_BKP\_DR3 ((uint32\_t)0x00000003)
- #define: RTC\_BKP\_DR4 ((uint32\_t)0x00000004)
- #define: RTC\_BKP\_DR5 ((uint32\_t)0x00000005)
- #define: RTC\_BKP\_DR6 ((uint32\_t)0x00000006)
- #define: RTC\_BKP\_DR7 ((uint32\_t)0x00000007)

- #define: RTC\_BKP\_DR8 ((uint32\_t)0x00000008)
- #define: RTC\_BKP\_DR9 ((uint32\_t)0x00000009)
- #define: RTC\_BKP\_DR10 ((uint32\_t)0x0000000A)
- #define: *RTC\_BKP\_DR11 ((uint32\_t)0x0000000B)*
- #define: RTC\_BKP\_DR12 ((uint32\_t)0x0000000C)
- #define: *RTC\_BKP\_DR13 ((uint32\_t)0x0000000D)*
- #define: RTC\_BKP\_DR14 ((uint32\_t)0x0000000E)
- #define: RTC\_BKP\_DR15 ((uint32\_t)0x0000000F)

### RTC\_Calib\_Output\_selection\_Definitions

- #define: RTC\_CalibOutput\_512Hz ((uint32\_t)0x00000000)
- #define: RTC\_CalibOutput\_1Hz ((uint32\_t)0x00080000)

# RTC\_DayLightSaving\_Definitions

- #define: RTC\_DayLightSaving\_SUB1H ((uint32\_t)0x00020000)
- #define: RTC\_DayLightSaving\_ADD1H ((uint32\_t)0x00010000)

- #define: RTC\_StoreOperation\_Reset ((uint32\_t)0x00000000)
- #define: RTC\_StoreOperation\_Set ((uint32\_t)0x00040000)

## RTC\_Digital\_Calibration\_Definitions

- #define: RTC\_CalibSign\_Positive ((uint32\_t)0x00000000)
- #define: RTC\_CalibSign\_Negative ((uint32\_t)0x00000080)

### RTC\_Flags\_Definitions

- #define: RTC\_FLAG\_RECALPF ((uint32\_t)0x00010000)
- #define: RTC\_FLAG\_TAMP3F ((uint32\_t)0x00008000)
- #define: RTC\_FLAG\_TAMP2F ((uint32\_t)0x00004000)
- #define: RTC\_FLAG\_TAMP1F ((uint32\_t)0x00002000)
- #define: *RTC\_FLAG\_TSOVF* ((uint32\_t)0x00001000)
- #define: RTC\_FLAG\_TSF ((uint32\_t)0x00000800)
- #define: *RTC\_FLAG\_WUTF ((uint32\_t)0x00000400)*

- #define: *RTC\_FLAG\_ALRBF* ((uint32\_t)0x00000200)
- #define: RTC\_FLAG\_ALRAF ((uint32\_t)0x00000100)
- #define: *RTC\_FLAG\_INITF* ((uint32\_t)0x00000040)
- #define: *RTC\_FLAG\_RSF ((uint32\_t)0x00000020)*
- #define: *RTC\_FLAG\_INITS* ((uint32\_t)0x00000010)
- #define: *RTC\_FLAG\_SHPF ((uint32\_t)0x00000008)*
- #define: *RTC\_FLAG\_WUTWF* ((uint32\_t)0x00000004)
- #define: *RTC\_FLAG\_ALRBWF* ((uint32\_t)0x00000002)
- #define: *RTC\_FLAG\_ALRAWF* ((uint32\_t)0x00000001)

### RTC\_Hour\_Formats

- #define: RTC\_HourFormat\_24 ((uint32\_t)0x00000000)
- #define: RTC\_HourFormat\_12 ((uint32\_t)0x00000040)

### RTC\_Input\_parameter\_format\_definitions

- #define: RTC\_Format\_BIN ((uint32\_t)0x000000000)
- #define: RTC\_Format\_BCD ((uint32\_t)0x00000001)

## RTC\_Interrupts\_Definitions

- #define: RTC\_IT\_TS ((uint32\_t)0x00008000)
- #define: RTC\_IT\_WUT ((uint32\_t)0x00004000)
- #define: RTC\_IT\_ALRB ((uint32\_t)0x00002000)
- #define: RTC\_IT\_ALRA ((uint32\_t)0x00001000)
- #define: *RTC\_IT\_TAMP* ((uint32\_t)0x00000004)
- #define: *RTC\_IT\_TAMP1* ((uint32\_t)0x00020000)
- #define: RTC\_IT\_TAMP2 ((uint32\_t)0x00040000)
- #define: RTC\_IT\_TAMP3 ((uint32\_t)0x00080000)

### RTC\_Month\_Date\_Definitions

- #define: RTC\_Month\_January ((uint8\_t)0x01)
- #define: RTC\_Month\_February ((uint8\_t)0x02)

- #define: RTC\_Month\_March ((uint8\_t)0x03)
- #define: RTC\_Month\_April ((uint8\_t)0x04)
- #define: RTC\_Month\_May ((uint8\_t)0x05)
- #define: RTC\_Month\_June ((uint8\_t)0x06)
- #define: RTC\_Month\_July ((uint8\_t)0x07)
- #define: RTC\_Month\_August ((uint8\_t)0x08)
- #define: RTC\_Month\_September ((uint8\_t)0x09)
- #define: RTC\_Month\_October ((uint8\_t)0x10)
- #define: RTC\_Month\_November ((uint8\_t)0x11)
- #define: RTC\_Month\_December ((uint8\_t)0x12)

# RTC\_Output\_Polarity\_Definitions

• #define: RTC\_OutputPolarity\_High ((uint32\_t)0x00000000)

Real-time clock (RTC) UM1581

• #define: RTC\_OutputPolarity\_Low ((uint32\_t)0x00100000)

## RTC\_Output\_selection\_Definitions

- #define: RTC\_Output\_Disable ((uint32\_t)0x00000000)
- #define: *RTC\_Output\_AlarmA* ((uint32\_t)0x00200000)
- #define: *RTC\_Output\_AlarmB* ((uint32\_t)0x00400000)
- #define: *RTC\_Output\_WakeUp ((uint32\_t)0x00600000)*

## RTC\_Output\_Type\_ALARM\_OUT

- #define: RTC\_OutputType\_OpenDrain ((uint32\_t)0x00000000)
- #define: RTC\_OutputType\_PushPull ((uint32\_t)0x00040000)

## RTC\_Smooth\_calib\_period\_Definitions

- #define: RTC\_SmoothCalibPeriod\_32sec ((uint32\_t)0x00000000)

  if RTCCLK = 32768 Hz, Smooth calibation period is 32s, else 2exp20 RTCCLK seconds
- #define: RTC\_SmoothCalibPeriod\_16sec ((uint32\_t)0x00002000)

  if RTCCLK = 32768 Hz, Smooth calibation period is 16s, else 2exp19 RTCCLK seconds
- #define: RTC\_SmoothCalibPeriod\_8sec ((uint32\_t)0x00004000)

  if RTCCLK = 32768 Hz, Smooth calibation period is 8s, else 2exp18 RTCCLK seconds

### RTC\_Smooth\_calib\_Plus\_pulses\_Definitions

#define: RTC\_SmoothCalibPlusPulses\_Set ((uint32\_t)0x00008000)

The number of RTCCLK pulses added during a X -second window = Y - CALM[8:0]. with Y = 512, 256, 128 when X = 32, 16, 8

UM1581 Real-time clock (RTC)

#define: RTC\_SmoothCalibPlusPulses\_Reset ((uint32\_t)0x00000000)

The number of RTCCLK pulses subbstited during a 32-second window = CALM[8:0].

## RTC\_Tamper\_Filter\_Definitions

- #define: RTC\_TamperFilter\_Disable ((uint32\_t)0x00000000)
   Tamper filter is disabled
- #define: RTC\_TamperFilter\_2Sample ((uint32\_t)0x00000800)
   Tamper is activated after 2 consecutive samples at the active level
- #define: RTC\_TamperFilter\_4Sample ((uint32\_t)0x00001000)

  Tamper is activated after 4 consecutive samples at the active level
- #define: RTC\_TamperFilter\_8Sample ((uint32\_t)0x00001800)
   Tamper is activated after 8 consecutive samples at the active leve.

# RTC\_Tamper\_Pins\_Definitions

- #define: RTC\_Tamper\_1 RTC\_TAFCR\_TAMP1E
   Tamper detection enable for input tamper 1
- #define: RTC\_Tamper\_2 RTC\_TAFCR\_TAMP2E
   Tamper detection enable for input tamper 2
- #define: RTC\_Tamper\_3 RTC\_TAFCR\_TAMP3E
   Tamper detection enable for input tamper 3

## RTC\_Tamper\_Pin\_Precharge\_Duration\_Definitions

- #define: RTC\_TamperPrechargeDuration\_1RTCCLK ((uint32\_t)0x00000000)
   Tamper pins are pre-charged before sampling during 1 RTCCLK cycle
- #define: RTC\_TamperPrechargeDuration\_2RTCCLK ((uint32\_t)0x00002000)
   Tamper pins are pre-charged before sampling during 2 RTCCLK cycles
- #define: RTC\_TamperPrechargeDuration\_4RTCCLK ((uint32\_t)0x00004000)
   Tamper pins are pre-charged before sampling during 4 RTCCLK cycles

DocID023800 Rev 1 399/584

Real-time clock (RTC) UM1581

#define: RTC\_TamperPrechargeDuration\_8RTCCLK ((uint32\_t)0x00006000)
 Tamper pins are pre-charged before sampling during 8 RTCCLK cycles

## RTC\_Tamper\_Sampling\_Frequencies\_Definitions

- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div32768 ((uint32\_t)0x00000000)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 32768
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div16384 ((uint32\_t)0x000000100)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 16384
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div8192 ((uint32\_t)0x00000200)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 8192
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div4096 ((uint32\_t)0x00000300)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 4096
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div2048 ((uint32\_t)0x00000400)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 2048
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div1024 ((uint32\_t)0x00000500)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 1024
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div512 ((uint32\_t)0x00000600)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 512
- #define: RTC\_TamperSamplingFreq\_RTCCLK\_Div256 ((uint32\_t)0x00000700)

  Each of the tamper inputs are sampled with a frequency = RTCCLK / 256

## RTC Tamper Trigger Definitions

- #define: RTC\_TamperTrigger\_RisingEdge ((uint32\_t)0x00000000)
- #define: RTC\_TamperTrigger\_FallingEdge ((uint32\_t)0x00000001)

UM1581 Real-time clock (RTC)

- #define: RTC\_TamperTrigger\_LowLevel ((uint32\_t)0x00000000)
- #define: RTC\_TamperTrigger\_HighLevel ((uint32\_t)0x00000001)

# RTC\_Time\_Stamp\_Edges\_definitions

- #define: RTC\_TimeStampEdge\_Rising ((uint32\_t)0x00000000)
- #define: RTC\_TimeStampEdge\_Falling ((uint32\_t)0x00000008)

## RTC\_Wakeup\_Timer\_Definitions

- #define: RTC\_WakeUpClock\_RTCCLK\_Div16 ((uint32\_t)0x00000000)
- #define: RTC\_WakeUpClock\_RTCCLK\_Div8 ((uint32\_t)0x00000001)
- #define: RTC\_WakeUpClock\_RTCCLK\_Div4 ((uint32\_t)0x00000002)
- #define: RTC\_WakeUpClock\_RTCCLK\_Div2 ((uint32\_t)0x00000003)
- #define: RTC\_WakeUpClock\_CK\_SPRE\_16bits ((uint32\_t)0x00000004)
- #define: RTC\_WakeUpClock\_CK\_SPRE\_17bits ((uint32\_t)0x00000006)

## RTC\_WeekDay\_Definitions

• #define: RTC\_Weekday\_Monday ((uint8\_t)0x01)

Real-time clock (RTC) \_\_\_\_\_\_ UM1581

- #define: RTC\_Weekday\_Tuesday ((uint8\_t)0x02)
- #define: RTC\_Weekday\_Wednesday ((uint8\_t)0x03)
- #define: RTC\_Weekday\_Thursday ((uint8\_t)0x04)
- #define: RTC\_Weekday\_Friday ((uint8\_t)0x05)
- #define: RTC\_Weekday\_Saturday ((uint8\_t)0x06)
- #define: RTC\_Weekday\_Sunday ((uint8\_t)0x07)

# 20 Serial peripheral interface (SPI)

# 20.1 SPI Firmware driver registers structures

# 20.1.1 SPI\_TypeDef

SPI\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint16\_t CR1
- uint16\_t RESERVED0
- IO uint16 t CR2
- uint16\_t RESERVED1
- \_\_IO uint16\_t SR
- uint16 t RESERVED2
- IO uint16 t DR
- uint16\_t RESERVED3
- IO uint16 t CRCPR
- uint16\_t RESERVED4
- IO uint16 t RXCRCR
- uint16 t RESERVED5
- \_\_IO uint16\_t TXCRCR
- uint16\_t RESERVED6
- IO uint16 t I2SCFGR
- uint16\_t RESERVED7
- \_\_IO uint16\_t I2SPR
- uint16\_t RESERVED8

## **Field Documentation**

- \_\_IO uint16\_t SPI\_TypeDef::CR1
  - SPI Control register 1 (not used in I2S mode), Address offset: 0x00
- uint16\_t SPI\_TypeDef::RESERVED0
  - Reserved, 0x02
- \_\_IO uint16\_t SPI\_TypeDef::CR2
  - SPI Control register 2, Address offset: 0x04
- uint16\_t SPI\_TypeDef::RESERVED1
  - Reserved, 0x06
- \_\_IO uint16\_t SPI\_TypeDef::SR
  - SPI Status register, Address offset: 0x08
- uint16\_t SPI\_TypeDef::RESERVED2
  - Reserved, 0x0A
- \_\_IO uint16\_t SPI\_TypeDef::DR
  - SPI data register, Address offset: 0x0C
- uint16\_t SPI\_TypeDef::RESERVED3
  - Reserved, 0x0E
- \_\_IO uint16\_t SPI\_TypeDef::CRCPR
  - SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10

- uint16 t SPI TypeDef::RESERVED4
  - Reserved, 0x12
- \_\_IO uint16\_t SPI\_TypeDef::RXCRCR
  - SPI Rx CRC register (not used in I2S mode), Address offset: 0x14
- uint16\_t SPI\_TypeDef::RESERVED5
  - Reserved, 0x16
- \_\_IO uint16\_t SPI\_TypeDef::TXCRCR
  - SPI Tx CRC register (not used in I2S mode), Address offset: 0x18
- uint16\_t SPI\_TypeDef::RESERVED6
  - Reserved, 0x1A
- \_\_IO uint16\_t SPI\_TypeDef::I2SCFGR
  - SPI I2S configuration register, Address offset: 0x1C
- uint16\_t SPI\_TypeDef::RESERVED7
  - Reserved, 0x1E
- \_\_IO uint16\_t SPI\_TypeDef::I2SPR
  - SPI I2S prescaler register, Address offset: 0x20
- uint16\_t SPI\_TypeDef::RESERVED8
  - Reserved, 0x22

# 20.1.2 SPI\_InitTypeDef

SPI\_InitTypeDef is defined in the stm32f30x\_spi.h

## **Data Fields**

- uint16 t SPI Direction
- uint16 t SPI Mode
- uint16\_t SPI\_DataSize
- uint16 t SPI CPOL
- uint16\_t SPI\_CPHA
- uint16\_t SPI\_NSS
- uint16\_t SPI\_BaudRatePrescaler
- uint16 t SPI FirstBit
- uint16 t SPI CRCPolynomial

## **Field Documentation**

- uint16\_t SPI\_InitTypeDef::SPI\_Direction
  - Specifies the SPI unidirectional or bidirectional data mode. This parameter can be a value of SPI data direction
- uint16\_t SPI\_InitTypeDef::SPI\_Mode
  - Specifies the SPI mode (Master/Slave). This parameter can be a value of SPI mode
- uint16 t SPI InitTypeDef::SPI DataSize
  - Specifies the SPI data size. This parameter can be a value of SPI data size
- uint16\_t SPI\_InitTypeDef::SPI\_CPOL
  - Specifies the serial clock steady state. This parameter can be a value of SPI Clock Polarity
- uint16\_t SPI\_InitTypeDef::SPI\_CPHA

- Specifies the clock active edge for the bit capture. This parameter can be a value of SPI Clock Phase
- uint16\_t SPI\_InitTypeDef::SPI\_NSS
  - Specifies whether the NSS signal is managed by hardware (NSS pin) or by software using the SSI bit. This parameter can be a value of SPI Slave Select management
- uint16\_t SPI\_InitTypeDef::SPI\_BaudRatePrescaler
  - Specifies the Baud Rate prescaler value which will be used to configure the transmit and receive SCK clock. This parameter can be a value of SPI\_BaudRate\_Prescaler.
- uint16\_t SPI\_InitTypeDef::SPI\_FirstBit
  - Specifies whether data transfers start from MSB or LSB bit. This parameter can be a value of SPI\_MSB\_LSB\_transmission
- uint16\_t SPI\_InitTypeDef::SPI\_CRCPolynomial
  - Specifies the polynomial used for the CRC calculation.

# 20.1.3 I2S\_InitTypeDef

I2S\_InitTypeDef is defined in the stm32f30x\_spi.h

#### **Data Fields**

- uint16 t I2S Mode
- uint16\_t l2S\_Standard
- uint16\_t l2S\_DataFormat
- uint16\_t I2S\_MCLKOutput
- uint32 t I2S AudioFreq
- uint16\_t I2S\_CPOL

#### **Field Documentation**

- uint16\_t l2S\_InitTypeDef::l2S\_Mode
  - Specifies the I2S operating mode. This parameter can be a value of I2S\_Mode
- uint16\_t l2S\_InitTypeDef::l2S\_Standard
  - Specifies the standard used for the I2S communication. This parameter can be a value of I2S\_Standard
- uint16\_t l2S\_InitTypeDef::l2S\_DataFormat
  - Specifies the data format for the I2S communication. This parameter can be a value of I2S\_Data\_Format
- uint16\_t I2S\_InitTypeDef::I2S\_MCLKOutput
  - Specifies whether the I2S MCLK output is enabled or not. This parameter can be a value of I2S\_MCLK\_Output
- uint32 t I2S InitTypeDef::I2S AudioFreg
  - Specifies the frequency selected for the I2S communication. This parameter can be a value of I2S\_Audio\_Frequency
- uint16\_t l2S\_InitTypeDef::l2S\_CPOL
  - Specifies the idle state of the I2S clock. This parameter can be a value of I2S\_Clock\_Polarity

# 20.2 SPI Firmware driver API description

The following section lists the various functions of the SPI library.

### 20.2.1 How to use this driver

- Enable peripheral clock using RCC\_APBPeriphClockCmd(RCC\_APB2Periph\_SPI1, ENABLE) function for SPI1 or using RCC\_APBPeriphClockCmd(RCC\_APB1Periph\_SPI2, ENABLE) function for SPI2.
- Enable SCK, MOSI, MISO and NSS GPIO clocks using RCC\_AHBPeriphClockCmd() function.
- 3. Peripherals alternate function:
  - Connect the pin to the desired peripherals' Alternate Function (AF) using GPIO\_PinAFConfig() function.
  - Configure the desired pin in alternate function by: GPIO\_InitStruct->GPIO\_Mode
     GPIO Mode AF.
  - Select the type, pull-up/pull-down and output speed via GPIO\_PuPd, GPIO\_OType and GPIO\_Speed members.
  - Call GPIO\_Init() function.
- 4. Program the Polarity, Phase, First Data, Baud Rate Prescaler, Slave Management, Peripheral Mode and CRC Polynomial values using the SPI\_Init() function in SPI mode. In I2S mode, program the Mode, Standard, Data Format, MCLK Output, Audio frequency and Polarity using I2S Init() function.
- 5. Configure the FIFO threshold using SPI\_RxFIFOThresholdConfig() to select at which threshold the RXNE event is generated.
- 6. Enable the NVIC and the corresponding interrupt using the function SPI\_I2S\_ITConfig() if you need to use interrupt mode.
- 7. When using the DMA mode
  - Configure the DMA using DMA Init() function.
  - Active the needed channel Request using SPI\_I2S\_DMACmd() function.
- 8. Enable the SPI using the SPI\_Cmd() function or enable the I2S using I2S\_Cmd().
- 9. Enable the DMA using the DMA\_Cmd() function when using DMA mode.
- 10. Optionally you can enable/configure the following parameters without re-initialization (i.e there is no need to call again SPI\_Init() function):
  - When bidirectional mode (SPI\_Direction\_1Line\_Rx or SPI\_Direction\_1Line\_Tx) is programmed as Data direction parameter using the SPI\_Init() function it can be possible to switch between SPI\_Direction\_Tx or SPI\_Direction\_Rx using the SPI\_BiDirectionalLineConfig() function.
  - When SPI\_NSS\_Soft is selected as Slave Select Management parameter using the SPI\_Init() function it can be possible to manage the NSS internal signal using the SPI\_NSSInternalSoftwareConfig() function.
  - Reconfigure the data size using the SPI\_DataSizeConfig() function.
  - Enable or disable the SS output using the SPI SSOutputCmd() function.
- 11. To use the CRC Hardware calculation feature refer to the Peripheral CRC hardware Calculation subsection.

It is possible to use SPI in I2S full duplex mode, in this case, each SPI peripheral is able to manage sending and receiving data simultaneously using two data lines. Each SPI peripheral has an extended block called I2Sxext (ie. I2S2ext for SPI2 and I2S3ext for SPI3). The extension block is not a full SPI IP, it is used only as I2S slave to implement full duplex mode. The extension block uses the same clock sources as its master. To configure I2S full duplex you have to:

- 1. Configure SPIx in I2S mode (I2S\_Init() function) as described above.
- Call the I2S\_FullDuplexConfig() function using the same strucutre passed to I2S\_Init() function
- 3. Call I2S\_Cmd() for SPIx then for its extended block.
- Configure interrupts or DMA requests and to get/clear flag status, use I2Sxext instance for the extension block.

Functions that can be called with I2Sxext instances are: I2S\_Cmd(), I2S\_FullDuplexConfig(), SPI\_I2S\_ReceiveData16(), SPI\_I2S\_SendData16(), SPI\_I2S\_DMACmd(), SPI\_I2S\_ITConfig(), SPI\_I2S\_GetFlagStatus(), SPI\_I2S\_ClearFlag(), SPI\_I2S\_GetITStatus() and SPI\_I2S\_ClearITPendingBit().

Example: To use SPI3 in Full duplex mode (SPI3 is Master Tx, I2S3ext is Slave Rx):

RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_SPI3, ENABLE); I2S\_StructInit(&I2SInitStruct); I2SInitStruct.Mode = I2S\_Mode\_MasterTx; I2S\_Init(SPI3, &I2SInitStruct); I2S\_FullDuplexConfig(SPI3ext, &I2SInitStruct) I2S\_Cmd(SPI3, ENABLE); I2S\_Cmd(SPI3ext, ENABLE); ... while (SPI\_I2S\_GetFlagStatus(SPI2, SPI\_FLAG\_TXE) == RESET) {} SPI\_I2S\_SendData16(SPI3, txdata[i]); ... while (SPI\_I2S\_GetFlagStatus(I2S3ext, SPI\_FLAG\_RXNE) == RESET) {} rxdata[i] = SPI\_I2S\_ReceiveData16(I2S3ext); ...



In SPI mode: To use the SPI TI mode, call the function SPI\_TIModeCmd() just after calling the function SPI\_Init().

# 20.2.2 Initialization and Configuration functions

This section provides a set of functions allowing to initialize the SPI Direction, SPI Mode, SPI Data Size, SPI Polarity, SPI Phase, SPI NSS Management, SPI Baud Rate Prescaler, SPI First Bit and SPI CRC Polynomial.

The SPI\_Init() function follows the SPI configuration procedures for Master mode and Slave mode (details for these procedures are available in reference manual).

When the Software NSS management (SPI\_InitStruct->SPI\_NSS = SPI\_NSS\_Soft) is selected, use the following function to manage the NSS bit: void SPI\_NSSInternalSoftwareConfig(SPI\_TypeDef\* SPIx, uint16\_t SPI\_NSSInternalSoft);

In Master mode, when the Hardware NSS management (SPI\_InitStruct->SPI\_NSS = SPI\_NSS\_Hard) is selected, use the following function to enable the NSS output feature. void SPI\_SSOutputCmd(SPI\_TypeDef\* SPIx, FunctionalState NewState);

The NSS pulse mode can be managed by the SPI TI mode when enabling it using the following function: void SPI\_TIModeCmd(SPI\_TypeDef\* SPIx, FunctionalState NewState); And it can be managed by software in the SPI Motorola mode using this function: void SPI NSSPulseModeCmd(SPI TypeDef\* SPIx, FunctionalState NewState);

This section provides also functions to initialize the I2S Mode, Standard, Data Format, MCLK Output, Audio frequency and Polarity.

The I2S\_Init() function follows the I2S configuration procedures for Master mode and Slave mode.

- SPI\_I2S\_DeInit()
- SPI\_StructInit()
- SPI Init()

- I2S StructInit()
- **I2S\_Init()**
- SPI Cmd()
- SPI\_TIModeCmd()
- I2S\_Cmd()
- SPI\_DataSizeConfig()
- SPI RxFIFOThresholdConfig()
- SPI\_BiDirectionalLineConfig()
- SPI NSSInternalSoftwareConfig()
- I2S FullDuplexConfig()
- SPI SSOutputCmd()
- SPI NSSPulseModeCmd()

## 20.2.3 Data transfers functions

This section provides a set of functions allowing to manage the SPI or I2S data transfers.

In reception, data are received and then stored into an internal Rx buffer while In transmission, data are first stored into an internal Tx buffer before being transmitted.

The read access of the SPI\_DR register can be done using the SPI\_I2S\_ReceiveData() function and returns the Rx buffered value. Whereas a write access to the SPI\_DR can be done using SPI\_I2S\_SendData() function and stores the written data into Tx buffer.

- SPI\_SendData8()
- SPI I2S SendData16()
- SPI\_ReceiveData8()
- SPI I2S ReceiveData16()

## 20.2.4 Hardware CRC Calculation functions

This section provides a set of functions allowing to manage the SPI CRC hardware calculation.

SPI communication using CRC is possible through the following procedure:

- Program the Data direction, Polarity, Phase, First Data, Baud Rate Prescaler, Slave Management, Peripheral Mode and CRC Polynomial values using the SPI\_Init() function.
- 2. Enable the CRC calculation using the SPI\_CalculateCRC() function.
- 3. Enable the SPI using the SPI\_Cmd() function
- 4. Before writing the last data to the TX buffer, set the CRCNext bit using the SPI\_TransmitCRC() function to indicate that after transmission of the last data, the CRC should be transmitted.
- 5. After transmitting the last data, the SPI transmits the CRC. The SPI\_CR1\_CRCNEXT bit is reset. The CRC is also received and compared against the SPI\_RXCRCR value. If the value does not match, the SPI\_FLAG\_CRCERR flag is set and an interrupt can be generated when the SPI\_I2S\_IT\_ERR interrupt is enabled.



- It is advised to don't read the calculate CRC values during the communication.
- When the SPI is in slave mode, be careful to enable CRC calculation only
  when the clock is stable, that is, when the clock is in the steady state. If not,
  a wrong CRC calculation may be done. In fact, the CRC is sensitive to the

- SCK slave input clock as soon as CRCEN is set, and this, whatever the value of the SPE bit.
- With high bitrate frequencies, be careful when transmitting the CRC. As the
  number of used CPU cycles has to be as low as possible in the CRC transfer
  phase, it is forbidden to call software functions in the CRC transmission
  sequence to avoid errors in the last data and CRC reception. In fact,
  CRCNEXT bit has to be written before the end of the transmission/reception
  of the last data.
- For high bit rate frequencies, it is advised to use the DMA mode to avoid the degradation of the SPI speed performance due to CPU accesses impacting the SPI bandwidth.
- When the STM32F30x are configured as slaves and the NSS hardware mode is used, the NSS pin needs to be kept low between the data phase and the CRC phase.
- When the SPI is configured in slave mode with the CRC feature enabled, CRC calculation takes place even if a high level is applied on the NSS pin. This may happen for example in case of a multislave environment where the communication master addresses slaves alternately.
- Between a slave deselection (high level on NSS) and a new slave selection (low level on NSS), the CRC value should be cleared on both master and slave sides in order to resynchronize the master and slave for their respective CRC calculation.



To clear the CRC, follow the procedure below:

- Disable SPI using the SPI\_Cmd() function.
- 2. Disable the CRC calculation using the SPI CalculateCRC() function.
- 3. Enable the CRC calculation using the SPI\_CalculateCRC() function.
- 4. Enable SPI using the SPI\_Cmd() function.
- SPI\_CRCLengthConfig()
- SPI\_CalculateCRC()
- SPI\_TransmitCRC()
- SPI GetCRC()
- SPI GetCRCPolynomial()

# 20.2.5 DMA transfers management functions

- SPI\_I2S\_DMACmd()
- SPI\_LastDMATransferCmd()

# 20.2.6 Interrupts and flags management functions

This section provides a set of functions allowing to configure the SPI/I2S Interrupts sources and check or clear the flags or pending bits status. The user should identify which mode will be used in his application to manage the communication: Polling mode, Interrupt mode or DMA mode.

# **Polling Mode**

In Polling Mode, the SPI/I2S communication can be managed by 9 flags:

- 1. SPI I2S FLAG TXE: to indicate the status of the transmit buffer register.
- 2. SPI I2S FLAG RXNE: to indicate the status of the receive buffer register.
- 3. SPI I2S FLAG BSY: to indicate the state of the communication layer of the SPI.
- 4. SPI FLAG CRCERR: to indicate if a CRC Calculation error occur.
- 5. SPI FLAG MODF: to indicate if a Mode Fault error occur.
- 6. SPI\_I2S\_FLAG\_OVR: to indicate if an Overrun error occur.
- 7. SPI\_I2S\_FLAG\_FRE: to indicate a Frame Format error occurs.
- 8. I2S FLAG UDR: to indicate an Underrun error occurs.
- 9. I2S\_FLAG\_CHSIDE: to indicate Channel Side.



Do not use the BSY flag to handle each data transmission or reception. It is better to use the TXE and RXNE flags instead.

In this Mode it is advised to use the following functions:

- FlagStatus SPI\_I2S\_GetFlagStatus(SPI\_TypeDef\* SPIx, uint16\_t SPI\_I2S\_FLAG);
- void SPI\_I2S\_ClearFlag(SPI\_TypeDef\* SPIx, uint16\_t SPI\_I2S\_FLAG);

## **Interrupt Mode**

In Interrupt Mode, the SPI/I2S communication can be managed by 3 interrupt sources and 5 pending bits:

# Pending Bits:

- SPI\_I2S\_IT\_TXE: to indicate the status of the transmit buffer register.
- 2. SPI I2S IT RXNE: to indicate the status of the receive buffer register.
- 3. SPI\_I2S\_IT\_OVR: to indicate if an Overrun error occur.
- 4. I2S\_IT\_UDR: to indicate an Underrun Error occurs.
- 5. SPI\_I2S\_FLAG\_FRE: to indicate a Frame Format error occurs.

## Interrupt Source:

- 1. SPI\_I2S\_IT\_TXE: specifies the interrupt source for the Tx buffer empty interrupt.
- 2. SPI\_I2S\_IT\_RXNE : specifies the interrupt source for the Rx buffer not empty interrupt.
- 3. SPI\_I2S\_IT\_ERR: specifies the interrupt source for the errors interrupt.

In this Mode it is advised to use the following functions:

- void SPI\_I2S\_ITConfig(SPI\_TypeDef\* SPIx, uint8\_t SPI\_I2S\_IT, FunctionalState NewState):
- ITStatus SPI I2S GetITStatus(SPI TypeDef\* SPIx, uint8 t SPI I2S IT);

## **FIFO Status**

It is possible to monitor the FIFO status when a transfer is ongoing using the following function:

uint32\_t SPI\_GetFIFOStatus(uint8\_t SPI\_FIFO\_Direction);

#### **DMA Mode**

In DMA Mode, the SPI communication can be managed by 2 DMA Channel requests:

- SPI I2S DMAReg Tx: specifies the Tx buffer DMA transfer request.
- 2. SPI\_I2S\_DMAReq\_Rx: specifies the Rx buffer DMA transfer request.

In this Mode it is advised to use the following function:

- void SPI\_I2S\_DMACmd(SPI\_TypeDef\* SPIx, uint16\_t SPI\_I2S\_DMAReq, FunctionalState NewState);
- SPI\_I2S\_ITConfig()
- SPI\_GetTransmissionFIFOStatus()
- SPI\_GetReceptionFIFOStatus()
- SPI\_I2S\_GetFlagStatus()
- SPI\_I2S\_ClearFlag()
- SPI\_I2S\_GetITStatus()

# 20.2.7 Initialization and configuration functions

# 20.2.7.1 SPI I2S Delnit

Function Name void SPI\_I2S\_DeInit ( SPI\_TypeDef \* SPIx)

Function Description Deinitializes the SPIx peripheral registers to their default reset

values.

• SPIx: To select the SPIx peripheral, where x can be: 1, 2 or

3 in SPI mode.

Return values 

None.

Notes • None.

## 20.2.7.2 SPI StructInit

Function Name void SPI\_StructInit ( SPI\_InitTypeDef \* SPI\_InitStruct)

Function Description Fills each SPI\_InitStruct member with its default value.

Parameters • SPI\_InitStruct : pointer to a SPI\_InitTypeDef structure which

will be initialized.

Return values

None.

Notes

None.

## 20.2.7.3 **SPI\_Init**

Function Name void SPI\_Init ( SPI\_TypeDef \* SPIx, SPI\_InitTypeDef \*

DocID023800 Rev 1 411/584

## SPI InitStruct)

Function Description

Initializes the SPIx peripheral according to the specified parameters in the SPI\_InitStruct.

**Parameters** 

- **SPIx:** where x can be 1, 2 or 3 to select the SPI peripheral.
- **SPI InitStruct**: pointer to a SPI InitTypeDef structure that contains the configuration information for the specified SPI peripheral.

Return values

Notes

None.

None.

#### 20.2.7.4 **I2S\_StructInit**

**Function Name** 

void I2S\_StructInit ( I2S\_InitTypeDef \* I2S\_InitStruct)

**Function Description** 

Fills each I2S\_InitStruct member with its default value.

**Parameters** 

**I2S\_InitStruct:** : pointer to a I2S\_InitTypeDef structure which will be initialized.

Return values

None.

Notes

None.

#### 20.2.7.5 **I2S** Init

**Function Name** 

void I2S\_Init ( SPI\_TypeDef \* SPIx, I2S\_InitTypeDef \* I2S\_InitStruct)

**Function Description** 

Initializes the SPIx peripheral according to the specified parameters in the I2S InitStruct.

**Parameters** 

- **SPIx:To:** select the SPIx peripheral, where x can be: 2 or 3 in I2S mode.
- **I2S\_InitStruct**: pointer to an I2S\_InitTypeDef structure that contains the configuration information for the specified SPI peripheral configured in I2S mode.

Return values

None.

**Notes** 

The function calculates the optimal prescaler needed to obtain the most accurate audio frequency (depending on the I2S clock source, the PLL values and the product

412/584 DocID023800 Rev 1 configuration). But in case the prescaler value is greater than 511, the default value (0x02) will be configured instead.

# 20.2.7.6 SPI\_Cmd

Function Name void SPI\_Cmd ( SPI\_TypeDef \* SPIx, FunctionalState

NewState)

Function Description Enables or disables the specified SPI peripheral.

• SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **NewState**: new state of the SPIx peripheral. This parameter

can be: ENABLE or DISABLE.

None.

Notes • None.

## 20.2.7.7 SPI\_TIModeCmd

Return values

Function Name void SPI\_TIModeCmd ( SPI\_TypeDef \* SPIx, FunctionalState NewState)

Newsiai

Function Description Enables or disables the TI Mode.

Parameters

• **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.

 NewState: new state of the selected SPI TI communication mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

 This function can be called only after the SPI\_Init() function has been called.

 When TI mode is selected, the control bits SSM, SSI, CPOL and CPHA are not taken into consideration and are configured by hardware respectively to the TI mode requirements.

# 20.2.7.8 I2S Cmd

Function Name void I2S\_Cmd ( SPI\_TypeDef \* SPIx, FunctionalState NewState)

Function Description

Enables or disables the specified SPI peripheral (in I2S mode).

**Parameters** 

SPIx:To: select the SPIx peripheral, where x can be: 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.

• **NewState**: new state of the SPIx peripheral. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

# 20.2.7.9 SPI\_DataSizeConfig

Function Name void SPI\_DataSizeConfig ( SPI\_TypeDef \* SPIx, uint16\_t SPI\_DataSize)

Function Description

**Parameters** 

Configures the data size for the selected SPI.

- **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.
- **SPI\_DataSize**: specifies the SPI data size. For the SPIx peripheral this parameter can be one of the following values:

- SPI\_DataSize\_4b: Set data size to 4 bits

SPI DataSize 5b: Set data size to 5 bits

SPI DataSize 6b: Set data size to 6 bits

SPI\_DataSize\_7b: Set data size to 7 bits

SPI\_DataSize\_8b: Set data size to 8 bits

SPI DataSize 9b: Set data size to 9 bits

- SPI\_DataSize\_10b: Set data size to 10 bits

- SPI\_DataSize\_11b: Set data size to 11 bits

- SPI\_DataSize\_12b: Set data size to 12 bits

SPI DataSize 13b: Set data size to 13 bits

- SPI DataSize 14b: Set data size to 14 bits

SPI\_DataSize\_15b: Set data size to 15 bits

- SPI\_DataSize\_16b: Set data size to 16 bits

Return values 

None.

Notes • None.

# 20.2.7.10 SPI\_RxFIFOThresholdConfig

Function Name void SPI\_RxFIFOThresholdConfig ( SPI\_TypeDef \* SPIx, uint16\_t SPI\_RxFIFOThreshold)

Function Description

Configures the FIFO reception threshold for the selected SPI.

Parameters

- **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.
- **SPI\_RxFIFOThreshold**: specifies the FIFO reception threshold. This parameter can be one of the following values:
  - SPI\_RxFIFOThreshold\_HF: RXNE event is generated if the FIFO level is greater or equal to 1/2.
  - SPI\_RxFIFOThreshold\_QF: RXNE event is generated if the FIFO level is greater or equal to 1/4.

Return values

None.

Notes

None.

# 20.2.7.11 SPI\_BiDirectionalLineConfig

Function Name void SPI\_BiDirectionalLineConfig ( SPI\_TypeDef \* SPIx,

uint16\_t SPI\_Direction)

Function Description Selects the data transfer direction in bidirectional mode for the

specified SPI.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **SPI\_Direction**: specifies the data transfer direction in bidirectional mode. This parameter can be one of the

following values:

SPI\_Direction\_Tx: Selects Tx transmission direction

SPI\_Direction\_Rx: Selects Rx receive direction

Return values

None.

Notes

None.

# 20.2.7.12 SPI\_NSSInternalSoftwareConfig

Function Name void SPI\_NSSInternalSoftwareConfig ( SPI\_TypeDef \* SPIx, uint16\_t SPI\_NSSInternalSoft)

Function Description Configures internally by software the NSS pin for the selected

SPI.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **SPI\_NSSInternalSoft**: specifies the SPI NSS internal state. This parameter can be one of the following values:

SPI\_NSSInternalSoft\_Set: Set NSS pin internally

SPI\_NSSInternalSoft\_Reset: Reset NSS pin internally

Return values

None.

Notes

 This function can be called only after the SPI\_Init() function has been called.

# 20.2.7.13 I2S\_FullDuplexConfig

Function Name void I2S\_FullDuplexConfig ( SPI\_TypeDef \* I2Sxext, I2S\_InitTypeDef \* I2S\_InitStruct)

Function Description Configures the full duplex mode for the I2Sx peripheral using its

extension I2Sxext according to the specified parameters in the

I2S InitStruct.

• **I2Sxext**: where x can be 2 or 3 to select the I2S peripheral extension block.

• I2S\_InitStruct: pointer to an I2S\_InitTypeDef structure that contains the configuration information for the specified I2S

peripheral extension.

Return values

None.

Notes

 The structure pointed by I2S\_InitStruct parameter should be the same used for the master I2S peripheral. In this case, if the master is configured as transmitter, the slave will be receiver and vice versa. Or you can force a different mode by modifying the field I2S\_Mode to the value I2S\_SlaveRx or I2S\_SlaveTx indepedently of the master configuration.

 The I2S full duplex extension can be configured in slave mode only.

# 20.2.7.14 SPI SSOutputCmd

Function Name void SPI\_SSOutputCmd ( SPI\_TypeDef \* SPIx,

FunctionalState NewState)

Function Description Enables or disables the SS output for the selected SPI.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• NewState: new state of the SPIx SS output. This parameter

can be: ENABLE or DISABLE.

Return values 

None.

Notes

• This function can be called only after the SPI\_Init() function

has been called and the NSS hardware management mode is

selected.

# 20.2.7.15 SPI NSSPulseModeCmd

Function Name void SPI\_NSSPulseModeCmd ( SPI\_TypeDef \* SPIx,

FunctionalState NewState)

Function Description Enables or disables the NSS pulse management mode.

• SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

NewState: new state of the NSS pulse management mode.
 This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes

• This function can be called only after the SPI\_Init() function has been called.

• When TI mode is selected, the control bits NSSP is not taken into consideration and are configured by hardware

respectively to the TI mode requirements.

# 20.2.8 Data transfer functions

## 20.2.8.1 SPI SendData8

Function Name void SPI\_SendData8 ( SPI\_TypeDef \* SPIx, uint8\_t Data)

Function Description Transmits a Data through the SPIx peripheral.

Parameters
 SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• Data: Data to be transmitted.

Return values • None.

Notes 

None.

## 20.2.8.2 SPI\_I2S\_SendData16

Function Name void SPI\_I2S\_SendData16 ( SPI\_TypeDef \* SPIx, uint16\_t

Data)

Function Description Transmits a Data through the SPIx/I2Sx peripheral.

Parameters • SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1,

2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full

duplex mode.

Data: Data to be transmitted.

Return values • None.

Notes • None.

# 20.2.8.3 SPI ReceiveData8

Function Name uint8\_t SPI\_ReceiveData8 ( SPI\_TypeDef \* SPIx)

Function Description Returns the most recent received data by the SPIx peripheral.

• SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

Return values • The value of the received data.

Notes 

None.

# 20.2.8.4 SPI\_I2S\_ReceiveData16

Function Name uint16\_t SPI\_I2S\_ReceiveData16 ( SPI\_TypeDef \* SPIx)

Function Description Returns

Returns the most recent received data by the SPIx peripheral.

**Parameters** 

SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.

duplex mode.

Return values • The value of the received data.

Notes • None.

## 20.2.9 Hardware CRC Calculation functions

# 20.2.9.1 SPI\_CRCLengthConfig

Function Name void SPI\_CRCLengthConfig ( SPI\_TypeDef \* SPIx, uint16\_t

SPI\_CRCLength)

Function Description Configures the CRC calculation length for the selected SPI.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **SPI\_CRCLength**: specifies the SPI CRC calculation length. This parameter can be one of the following values:

- SPI\_CRCLength\_8b: Set CRC Calculation to 8 bits

SPI\_CRCLength\_16b: Set CRC Calculation to 16 bits

Return values 

None.

Notes • None.

# 20.2.9.2 SPI CalculateCRC

Function Name void SPI\_CalculateCRC ( SPI\_TypeDef \* SPIx, FunctionalState

NewState)

Function Description Enables or disables the CRC value calculation of the transferred

bytes.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **NewState**: new state of the SPIx CRC value calculation.

This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 20.2.9.3 SPI\_TransmitCRC

Function Name void SPI\_TransmitCRC ( SPI\_TypeDef \* SPIx)

Function Description Transmits the SPIx CRC value.

• SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

Return values • None.

Notes • None.

## 20.2.9.4 SPI GetCRC

Function Name uint16\_t SPI\_GetCRC ( SPI\_TypeDef \* SPIx, uint8\_t SPI\_CRC)

Function Description Returns the transmit or the receive CRC register value for the

specified SPI.

Parameters • SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

• **SPI\_CRC**: specifies the CRC register to be read. This parameter can be one of the following values:

SPI\_CRC\_Tx: Selects Tx CRC registerSPI\_CRC\_Rx: Selects Rx CRC register

Return values • The selected CRC register value..

Notes

None.

# 20.2.9.5 SPI\_GetCRCPolynomial

Function Name uint16\_t SPI\_GetCRCPolynomial ( SPI\_TypeDef \* SPIx)

Function Description Returns the CRC Polynomial register value for the specified SPI.

• SPIx: where x can be 1, 2 or 3 to select the SPI peripheral.

Return values • The CRC Polynomial register value.

Notes 

None.

# 20.2.10 DMA transfers management functions

# 20.2.10.1 SPI\_I2S\_DMACmd

Function Name void SPI\_I2S\_DMACmd ( SPI\_TypeDef \* SPIx, uint16\_t

SPI\_I2S\_DMAReq, FunctionalState NewState)

Function Description Enables or disables the SPIx/I2Sx DMA interface.

Parameters

SPIx:To: select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.

• **SPI\_I2S\_DMAReq**: specifies the SPI DMA transfer request to be enabled or disabled. This parameter can be any combination of the following values:

SPI\_I2S\_DMAReq\_Tx: Tx buffer DMA transfer request
 SPI\_I2S\_DMAReq\_Rx: Rx buffer DMA transfer request

 NewState: new state of the selected SPI DMA transfer request. This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 20.2.10.2 SPI LastDMATransferCmd

**Function Name** 

void SPI\_LastDMATransferCmd ( SPI\_TypeDef \* SPIx, uint16\_t SPI\_LastDMATransfer)

**Function Description** 

Configures the number of data to transfer type(Even/Odd) for the DMA last transfers and for the selected SPI.

**Parameters** 

- **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.
- SPI\_LastDMATransfer: specifies the SPI last DMA transfers state. This parameter can be one of the following values:
  - SPI\_LastDMATransfer\_TxEvenRxEven: Number of data for transmission Even and number of data for reception Even.
  - SPI\_LastDMATransfer\_TxOddRxEven: Number of data for transmission Odd and number of data for reception Even.
  - SPI\_LastDMATransfer\_TxEvenRxOdd: Number of data for transmission Even and number of data for reception Odd.
  - SPI\_LastDMATransfer\_TxOddRxOdd: RNumber of data for transmission Odd and number of data for reception Odd.

Return values

**Notes** 

- None.
- This function have a meaning only if DMA mode is selected and if the packing mode is used (data length <= 8 and DMA transfer size halfword)

# 20.2.11 Interrupts and flags management functions

# 20.2.11.1 SPI\_I2S\_ITConfig

Function Name

void SPI\_I2S\_ITConfig ( SPI\_TypeDef \* SPIx, uint8\_t SPI\_I2S\_IT, FunctionalState NewState)

**Function Description** 

Enables or disables the specified SPI/I2S interrupts.

**Parameters** 

- SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.
- SPI\_I2S\_IT: specifies the SPI interrupt source to be enabled or disabled. This parameter can be one of the following values:
  - SPI\_I2S\_IT\_TXE: Tx buffer empty interrupt mask
  - SPI\_I2S\_IT\_RXNE: Rx buffer not empty interrupt mask

422/584 DocID023800 Rev 1

SPI I2S IT ERR: Error interrupt mask

• **NewState**: new state of the specified SPI interrupt. This parameter can be: ENABLE or DISABLE.

Return values

Notes

None.

None.

# 20.2.11.2 SPI GetTransmissionFIFOStatus

Function Name uint16\_t SPI\_GetTransmissionFIFOStatus ( SPI\_TypeDef \* SPIx)

**Function Description** 

Returns the current SPIx Transmission FIFO filled level.

Parameters
Return values

- **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.
- The Transmission FIFO filling state.
  - SPI\_TransmissionFIFOStatus\_Empty: when FIFO is empty
  - SPI\_TransmissionFIFOStatus\_1QuarterFull: if more than 1 quarter-full.
  - SPI\_TransmissionFIFOStatus\_HalfFull: if more than 1 half-full.
  - SPI\_TransmissionFIFOStatus\_Full: when FIFO is full.

Notes

None.

## 20.2.11.3 SPI\_GetReceptionFIFOStatus

Function Name uint16\_t SPI\_GetReceptionFIFOStatus ( SPI\_TypeDef \* SPIx)

**Function Description** 

Returns the current SPIx Reception FIFO filled level.

**Parameters** 

• **SPIx**: where x can be 1, 2 or 3 to select the SPI peripheral.

Return values

- The Reception FIFO filling state.
  - SPI\_ReceptionFIFOStatus\_Empty: when FIFO is empty
  - SPI\_ReceptionFIFOStatus\_1QuarterFull: if more than 1 quarter-full.
  - SPI\_ReceptionFIFOStatus\_HalfFull: if more than 1 half-full.
  - SPI\_ReceptionFIFOStatus\_Full: when FIFO is full.

**57** 

Notes

None.

# 20.2.11.4 SPI\_I2S\_GetFlagStatus

Function Name FlagStatus SPI\_I2S\_GetFlagStatus ( SPI\_TypeDef \* SPIx, uint16\_t SPI\_I2S\_FLAG)

**Function Description** 

Checks whether the specified SPI flag is set or not.

**Parameters** 

- SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.
- **SPI\_I2S\_FLAG**: specifies the SPI flag to check. This parameter can be one of the following values:
  - SPI\_I2S\_FLAG\_TXE: Transmit buffer empty flag.
  - SPI\_I2S\_FLAG\_RXNE: Receive buffer not empty flag.
  - SPI\_I2S\_FLAG\_BSY: Busy flag.
  - SPI\_I2S\_FLAG\_OVR: Overrun flag.
  - SPI\_I2S\_FLAG\_MODF: Mode Fault flag.
  - SPI\_I2S\_FLAG\_CRCERR: CRC Error flag.
  - SPI\_I2S\_FLAG\_FRE: TI frame format error flag.
  - I2S\_FLAG\_UDR: Underrun Error flag.
  - I2S FLAG CHSIDE: Channel Side flag.

Return values

The new state of SPI\_I2S\_FLAG (SET or RESET).

**Notes** 

None.

# 20.2.11.5 SPI\_I2S\_ClearFlag

Function Name void SPI\_I2S\_ClearFlag ( SPI\_TypeDef \* SPIx, uint16\_t

SPI\_I2S\_FLAG)

**Function Description** 

Clears the SPIx CRC Error (CRCERR) flag.

Parameters

SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.

• **SPI\_I2S\_FLAG:** specifies the SPI flag to clear. This function clears only CRCERR flag.

Return values

None

**Notes** 

OVR (OverRun error) flag is cleared by software sequence: a

424/584 DocID023800 Rev 1

read operation to SPI\_DR register (SPI\_I2S\_ReceiveData()) followed by a read operation to SPI\_SR register (SPI\_I2S\_GetFlagStatus()).

 MODF (Mode Fault) flag is cleared by software sequence: a read/write operation to SPI\_SR register (SPI\_I2S\_GetFlagStatus()) followed by a write operation to SPI\_CR1 register (SPI\_Cmd() to enable the SPI).

## 20.2.11.6 SPI\_I2S\_GetITStatus

Function Name ITStatus SPI\_I2S\_GetITStatus ( SPI\_TypeDef \* SPIx, uint8\_t SPI\_I2S\_IT)

**Function Description** 

Checks whether the specified SPI/I2S interrupt has occurred or not

**Parameters** 

- SPIx: To select the SPIx/I2Sx peripheral, where x can be: 1, 2 or 3 in SPI mode or 2 or 3 in I2S mode or I2Sxext for I2S full duplex mode.
- **SPI\_I2S\_IT**: specifies the SPI interrupt source to check. This parameter can be one of the following values:
  - SPI\_I2S\_IT\_TXE: Transmit buffer empty interrupt.
  - SPI\_I2S\_IT\_RXNE: Receive buffer not empty interrupt.
  - SPI IT MODF: Mode Fault interrupt.
  - SPI I2S IT OVR: Overrun interrupt.
  - I2S\_IT\_UDR: Underrun interrupt.
  - SPI\_I2S\_IT\_FRE: Format Error interrupt.

Return values

The new state of SPI I2S IT (SET or RESET).

Notes

None.

# 20.3 SPI Firmware driver defines

## 20.3.1 SPI

SPI

SPI\_BaudRate\_Prescaler

- #define: SPI\_BaudRatePrescaler\_2 ((uint16\_t)0x0000)
- #define: SPI\_BaudRatePrescaler\_4 ((uint16\_t)0x0008)

- #define: SPI\_BaudRatePrescaler\_8 ((uint16\_t)0x0010)
- #define: SPI\_BaudRatePrescaler\_16 ((uint16\_t)0x0018)
- #define: SPI\_BaudRatePrescaler\_32 ((uint16\_t)0x0020)
- #define: SPI\_BaudRatePrescaler\_64 ((uint16\_t)0x0028)
- #define: SPI\_BaudRatePrescaler\_128 ((uint16\_t)0x0030)
- #define: SPI\_BaudRatePrescaler\_256 ((uint16\_t)0x0038)

## SPI\_Clock\_Phase

- #define: **SPI\_CPHA\_1Edge** ((uint16\_t)0x0000)
- #define: **SPI\_CPHA\_2Edge** ((uint16\_t)0x0001)

## SPI\_Clock\_Polarity

- #define: **SPI\_CPOL\_Low** ((uint16\_t)0x0000)
- #define: SPI\_CPOL\_High ((uint16\_t)0x0002)

# SPI\_CRC\_length

#define: SPI\_CRCLength\_8b ((uint16\_t)0x0000)

• #define: **SPI\_CRCLength\_16b** ((uint16\_t)0x0800)

# SPI\_CRC\_Transmit\_Receive

- #define: SPI\_CRC\_Tx ((uint8\_t)0x00)
- #define: SPI\_CRC\_Rx ((uint8\_t)0x01)

# SPI\_data\_direction

- #define: SPI\_Direction\_2Lines\_FullDuplex ((uint16\_t)0x0000)
- #define: SPI\_Direction\_2Lines\_RxOnly ((uint16\_t)0x0400)
- #define: SPI\_Direction\_1Line\_Rx ((uint16\_t)0x8000)
- #define: SPI\_Direction\_1Line\_Tx ((uint16\_t)0xC000)

## SPI\_data\_size

- #define: **SPI\_DataSize\_4b** ((uint16\_t)0x0300)
- #define: **SPI\_DataSize\_5b** ((uint16\_t)0x0400)
- #define: **SPI\_DataSize\_6b** ((uint16\_t)0x0500)
- #define: **SPI\_DataSize\_7b** ((uint16\_t)0x0600)

- #define: SPI\_DataSize\_8b ((uint16\_t)0x0700)
- #define: **SPI\_DataSize\_9b** ((uint16\_t)0x0800)
- #define: SPI\_DataSize\_10b ((uint16\_t)0x0900)
- #define: SPI\_DataSize\_11b ((uint16\_t)0x0A00)
- #define: **SPI\_DataSize\_12b** ((uint16\_t)0x0B00)
- #define: SPI\_DataSize\_13b ((uint16\_t)0x0C00)
- #define: SPI\_DataSize\_14b ((uint16\_t)0x0D00)
- #define: **SPI\_DataSize\_15b** ((uint16\_t)0x0E00)
- #define: SPI\_DataSize\_16b ((uint16\_t)0x0F00)

# SPI\_direction\_transmit\_receive

- #define: SPI\_Direction\_Rx ((uint16\_t)0xBFFF)
- #define: SPI\_Direction\_Tx ((uint16\_t)0x4000)

## SPI FIFO reception threshold

- #define: **SPI\_RxFIFOThreshold\_HF** ((uint16\_t)0x0000)
- #define: SPI\_RxFIFOThreshold\_QF ((uint16\_t)0x1000)

## SPI\_I2S\_DMA\_transfer\_requests

- #define: **SPI\_I2S\_DMAReq\_Tx** ((uint16\_t)0x0002)
- #define: SPI\_I2S\_DMAReq\_Rx ((uint16\_t)0x0001)

## SPI\_I2S\_flags\_definition

- #define: **SPI\_I2S\_FLAG\_RXNE** ((uint16\_t)0x0001)
- #define: **SPI\_I2S\_FLAG\_TXE** ((uint16\_t)0x0002)
- #define: I2S\_FLAG\_CHSIDE ((uint16\_t)0x0004)
- #define: I2S\_FLAG\_UDR ((uint16\_t)0x0008)
- #define: SPI\_FLAG\_CRCERR ((uint16\_t)0x0010)
- #define: SPI\_FLAG\_MODF ((uint16\_t)0x0020)
- #define: SPI\_I2S\_FLAG\_OVR ((uint16\_t)0x0040)

- #define: SPI\_I2S\_FLAG\_BSY ((uint16\_t)0x0080)
- #define: **SPI\_I2S\_FLAG\_FRE** ((uint16\_t)0x0100)

# SPI\_I2S\_interrupts\_definition

- #define: **SPI\_I2S\_IT\_TXE** ((uint8\_t)0x71)
- #define: **SPI\_I2S\_IT\_RXNE** ((uint8\_t)0x60)
- #define: SPI\_I2S\_IT\_ERR ((uint8\_t)0x50)
- #define: I2S\_IT\_UDR ((uint8\_t)0x53)
- #define: SPI\_IT\_MODF ((uint8\_t)0x55)
- #define: SPI\_I2S\_IT\_OVR ((uint8\_t)0x56)
- #define: SPI\_I2S\_IT\_FRE ((uint8\_t)0x58)

# SPI\_last\_DMA\_transfers

- #define: SPI\_LastDMATransfer\_TxEvenRxEven ((uint16\_t)0x0000)
- #define: SPI\_LastDMATransfer\_TxOddRxEven ((uint16\_t)0x4000)
- #define: SPI\_LastDMATransfer\_TxEvenRxOdd ((uint16\_t)0x2000)

• #define: SPI\_LastDMATransfer\_TxOddRxOdd ((uint16\_t)0x6000)

## SPI\_mode

- #define: SPI\_Mode\_Master ((uint16\_t)0x0104)
- #define: SPI\_Mode\_Slave ((uint16\_t)0x0000)

# SPI\_MSB\_LSB\_transmission

- #define: SPI\_FirstBit\_MSB ((uint16\_t)0x0000)
- #define: SPI\_FirstBit\_LSB ((uint16\_t)0x0080)

# SPI\_NSS\_internal\_software\_management

- #define: SPI\_NSSInternalSoft\_Set ((uint16\_t)0x0100)
- #define: SPI\_NSSInternalSoft\_Reset ((uint16\_t)0xFEFF)

# SPI\_reception\_fifo\_status\_level

- #define: SPI\_ReceptionFIFOStatus\_Empty ((uint16\_t)0x0000)
- #define: SPI\_ReceptionFIFOStatus\_1QuarterFull ((uint16\_t)0x0200)
- #define: SPI\_ReceptionFIFOStatus\_HalfFull ((uint16\_t)0x0400)

• #define: SPI\_ReceptionFIFOStatus\_Full ((uint16\_t)0x0600)

## SPI\_Slave\_Select\_management

- #define: SPI\_NSS\_Soft ((uint16\_t)0x0200)
- #define: **SPI\_NSS\_Hard** ((uint16\_t)0x0000)

# SPI\_transmission\_fifo\_status\_level

- #define: SPI\_TransmissionFIFOStatus\_Empty ((uint16\_t)0x0000)
- #define: SPI\_TransmissionFIFOStatus\_1QuarterFull ((uint16\_t)0x0800)
- #define: SPI\_TransmissionFIFOStatus\_HalfFull ((uint16\_t)0x1000)
- #define: SPI\_TransmissionFIFOStatus\_Full ((uint16\_t)0x1800)

# 21 System configuration controller (SYSCFG)

## 21.1 SYSCFG Firmware driver registers structures

## 21.1.1 SYSCFG\_TypeDef

SYSCFG\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t CFGR1
- \_\_IO uint32\_t RCR
- IO uint32 t EXTICR
- \_\_IO uint32\_t CFGR2

#### **Field Documentation**

- \_\_IO uint32\_t SYSCFG\_TypeDef::CFGR1
  - SYSCFG configuration register 1, Address offset: 0x00
- \_\_IO uint32\_t SYSCFG\_TypeDef::RCR
  - SYSCFG CCM SRAM protection register, Address offset: 0x04
- \_\_IO uint32\_t SYSCFG\_TypeDef::EXTICR[4]
  - SYSCFG external interrupt configuration registers, Address offset: 0x14-0x08
- IO uint32 t SYSCFG TypeDef::CFGR2
  - SYSCFG configuration register 2, Address offset: 0x18

## 21.2 SYSCFG Firmware driver API description

The following section lists the various functions of the SYSCFG library.

## 21.2.1 How to use this driver

The SYSCFG registers can be accessed only when the SYSCFG interface APB clock is enabled.

To enable SYSCFG APB clock use: RCC\_APBPeriphClockCmd(RCC\_APBPeriph\_SYSCFG, ENABLE);

## 21.2.2 SYSCFG Initialization and Configuration functions

- SYSCFG Delnit()
- SYSCFG\_MemoryRemapConfig()
- SYSCFG\_DMAChannelRemapConfig()
- SYSCFG\_TriggerRemapConfig()
- SYSCFG\_EncoderRemapConfig()
- SYSCFG\_USBInterruptLineRemapCmd()

- SYSCFG\_I2CFastModePlusConfig()
- SYSCFG\_ITConfig()
- SYSCFG\_EXTILineConfig()
- SYSCFG\_BreakConfig()
- SYSCFG\_BypassParityCheckDisable()
- SYSCFG\_SRAMWRPEnable()
- SYSCFG GetFlagStatus()
- SYSCFG\_ClearFlag()

## 21.2.3 SYSCFG initialization and configuration functions

## 21.2.3.1 SYSCFG\_DeInit

Function Name void SYSCFG\_Delnit (void)

Function Description Deinitializes the SYSCFG registers to their default reset values.

Parameters • None.
Return values • None.

MEM\_MODE bits are not affected by APB reset.
 MEM\_MODE bits took the value from the user option bytes.

## 21.2.3.2 SYSCFG\_MemoryRemapConfig

Function Name void SYSCFG\_MemoryRemapConfig ( uint32\_t

SYSCFG\_MemoryRemap)

Function Description Configures the memory mapping at address 0x00000000.

Parameters

- SYSCFG\_MemoryRemap: selects the memory remapping. This parameter can be one of the following values:
  - SYSCFG\_MemoryRemap\_Flash: Main Flash memory mapped at 0x00000000
  - SYSCFG\_MemoryRemap\_SystemMemory: System Flash memory mapped at 0x00000000
  - SYSCFG\_MemoryRemap\_SRAM: Embedded SRAM mapped at 0x00000000

Return values

None.

Notes

None.

## 21.2.3.3 SYSCFG\_DMAChannelRemapConfig

**Function Name** 

void SYSCFG\_DMAChannelRemapConfig (uint32\_t SYSCFG\_DMARemap, FunctionalState NewState)

Function Description

Configures the DMA channels remapping.

**Parameters** 

- **SYSCFG\_DMARemap**: selects the DMA channels remap. This parameter can be one of the following values:
  - SYSCFG\_DMARemap\_TIM17: Remap TIM17 DMA requests from DMA1 channel1 to channel2
  - SYSCFG\_DMARemap\_TIM16: Remap TIM16 DMA requests from DMA1 channel3 to channel4
  - SYSCFG\_DMARemap\_TIM6DAC1: Remap TIM6/DAC1
     DMA requests from DMA2 channel 3 to DMA1 channel 3
  - SYSCFG\_DMARemap\_TIM7DAC2: Remap TIM7/DAC2
     DMA requests from DMA2 channel 4 to DMA1 channel 4
  - SYSCFG\_DMARemap\_ADC2ADC4: Remap ADC2 and ADC4 DMA requests from DMA2 channel1/channel3 to channel3/channel4
- **NewState**: new state of the DMA channel remapping. This parameter can be: Enable or Disable.

Return values

**Notes** 

- None
- When enabled, DMA channel of the selected peripheral is remapped
- When disabled, Default DMA channel is mapped to the selected peripheral
- By default TIM17 DMA requests is mapped to channel 1 use SYSCFG\_DMAChannelRemapConfig(SYSCFG\_DMARemap\_TI M17, Enable) to remap TIM17 DMA requests to DMA1 channel 2 use

SYSCFG\_DMAChannelRemapConfig(SYSCFG\_DMARemap\_TI M17, Disable) to map TIM17 DMA requests to DMA1 channel 1 (default mapping)

## 21.2.3.4 SYSCFG\_TriggerRemapConfig

**Function Name** 

void SYSCFG\_TriggerRemapConfig ( uint32\_t SYSCFG\_TriggerRemap, *FunctionalState* NewState)

Function Description

Parameters

Configures the remapping capabilities of DAC/TIM triggers.

SYSCFG\_TriggerRemap: selects the trigger to be remapped. This parameter can be one of the following values:
 SYSCFG\_TriggerRemap\_DACTIM3: Remap DAC

DocID023800 Rev 1

435/584

trigger from TIM8 to TIM3

- SYSCFG\_TriggerRemap\_TIM1TIM17: Remap TIM1 ITR3 from TIM4 TRGO to TIM17 OC
- NewState: new state of the trigger mapping. This parameter can be: ENABLE or DISABLE.

Return values

• None.

**Notes** 

- ENABLE: Enable fast mode plus driving capability for selected pin
- DISABLE: Disable fast mode plus driving capability for selected pin

### 21.2.3.5 SYSCFG\_EncoderRemapConfig

Function Name void SYSCFG\_EncoderRemapConfig ( uint32\_t SYSCFG\_EncoderRemap)

Function Description

Configures the remapping capabilities of encoder mode.

**Parameters** 

- SYSCFG\_EncoderRemap: selects the remap option for encoder mode. This parameter can be one of the following values:
  - SYSCFG\_EncoderRemap\_No: No remap
  - SYSCFG\_EncoderRemap\_TIM2: Timer 2 IC1 and IC2 connected to TIM15 IC1 and IC2
  - SYSCFG\_EncoderRemap\_TIM3: Timer 3 IC1 and IC2 connected to TIM15 IC1 and IC2
  - SYSCFG\_EncoderRemap\_TIM4: Timer 4 IC1 and IC2 connected to TIM15 IC1 and IC2

Return values

None.

Notes

None.

## 21.2.3.6 SYSCFG\_USBInterruptLineRemapCmd

Function Name void SYSCFG\_USBInterruptLineRemapCmd ( FunctionalState

NewState)

**Function Description** 

Remaps the USB interrupt lines.

Parameters

• **NewState:** new state of the mapping of USB interrupt lines. This parameter can be:

436/584 DocID023800 Rev 1

**ENABLE:** Remap the USB interrupt line as following: **USB: USB**: **USB: DISABLE:** Use the default USB interrupt line: **USB**:

Return values

None.

Notes

None.

**USB: USB**:

#### 21.2.3.7 SYSCFG I2CFastModePlusConfig

**Function Name** 

void SYSCFG\_I2CFastModePlusConfig ( uint32\_t SYSCFG\_I2CFastModePlus, FunctionalState NewState)

**Function Description** 

Configures the I2C fast mode plus driving capability.

Parameters

- SYSCFG I2CFastModePlus: selects the pin. This parameter can be one of the following values:
  - SYSCFG I2CFastModePlus PB6: Configure fast mode plus driving capability for PB6
  - SYSCFG\_I2CFastModePlus\_PB7: Configure fast mode plus driving capability for PB7
  - SYSCFG\_I2CFastModePlus\_PB8: Configure fast mode plus driving capability for PB8
  - SYSCFG I2CFastModePlus PB9: Configure fast mode plus driving capability for PB9
  - **SYSCFG** *I2CFastModePlus\_I2C1*: Configure fast mode plus driving capability for I2C1 pins
  - SYSCFG\_I2CFastModePlus\_I2C2: Configure fast mode plus driving capability for I2C2 pins
- NewState: new state of the DMA channel remapping. This parameter can be:
  - **ENABLE**: Enable fast mode plus driving capability for selected I2C pin
  - **DISABLE**: Disable fast mode plus driving capability for selected I2C pin

Return values

Notes

- For I2C1, fast mode plus driving capability can be enabled on all selected I2C1 pins using SYSCFG\_I2CFastModePlus\_I2C1 parameter or independently on each one of the following pins PB6, PB7,
- For remaing I2C1 pins (PA14, PA15...) fast mode plus driving capability can be enabled only by using

DocID023800 Rev 1

437/584

SYSCFG\_I2CFastModePlus\_I2C1 parameter.

 For all I2C2 pins fast mode plus driving capability can be enabled only by using SYSCFG\_I2CFastModePlus\_I2C2 parameter.

### 21.2.3.8 SYSCFG ITConfig

Function Name void SYSCFG\_ITConfig ( uint32\_t SYSCFG\_IT,

FunctionalState NewState)

Function Description Enables or disables the selected SYSCFG interrupts.

• SYSCFG\_IT: specifies the SYSCFG interrupt sources to be enabled or disabled. This parameter can be one of the

following values:

SYSCFG\_IT\_IXC : Inexact Interrupt

SYSCFG\_IT\_IDC: Input denormal Interrupt

SYSCFG\_IT\_OFC: Overflow InterruptSYSCFG\_IT\_UFC: Underflow Interrupt

SYSCFG\_IT\_DZC: Divide-by-zero Interrupt
 SYSCFG\_IT\_IOC: Invalid operation Interrupt

NewState: new state of the specified SDADC interrupts.

This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 21.2.3.9 SYSCFG\_EXTILineConfig

Function Name void SYSCFG\_EXTILineConfig ( uint8\_t

EXTI\_PortSourceGPIOx, uint8\_t EXTI\_PinSourcex)

Function Description Selects the GPIO pin used as EXTI Line.

• **EXTI\_PortSourceGPIOx**: : selects the GPIO port to be used as source for EXTI lines where x can be (A, B, C, D, E or F).

• **EXTI\_PinSourcex**: specifies the EXTI line to be configured. This parameter can be EXTI\_PinSourcex where x can be

(0..15)

Return values • None.

Notes • None.

438/584 DocID023800 Rev 1

## 21.2.3.10 SYSCFG\_BreakConfig

Function Name void SYSCFG\_BreakConfig ( uint32\_t SYSCFG\_Break)

**Function Description** 

Connects the selected parameter to the break input of TIM1.

**Parameters** 

- SYSCFG\_Break: selects the configuration to be connected to break input of TIM1 This parameter can be any combination of the following values:
  - SYSCFG\_Break\_PVD: PVD interrupt is connected to the break input of TIM1.
  - SYSCFG\_Break\_SRAMParity: SRAM Parity error is connected to the break input of TIM1.
  - SYSCFG\_Break\_HardFault: Lockup output of CortexM0 is connected to the break input of TIM1.

Return values

Notes

- None.
- The selected configuration is locked and can be unlocked by system reset

## 21.2.3.11 SYSCFG\_BypassParityCheckDisable

Function Name void SYSCFG\_BypassParityCheckDisable (void)

**Function Description** 

Disables the parity check on RAM.

**Parameters** 

None.

Return values

None.

**Notes** 

Disabling the parity check on RAM locks the configuration bit.
 To re-enable the parity check on RAM perform a system reset.

**477** 

## 21.2.3.12 SYSCFG SRAMWRPEnable

Function Name void SYSCFG\_SRAMWRPEnable ( uint32\_t

SYSCFG\_SRAMWRP)

Function Description Enables the ICODE SRAM write protection.

Parameters • None.
Return values • None.

Enabling the ICODE SRAM write protection locks the configuration bit. To disable the ICODE SRAM write

protection perform a system reset.

## 21.2.3.13 SYSCFG\_GetFlagStatus

Function Name FlagStatus SYSCFG\_GetFlagStatus ( uint32\_t SYSCFG\_Flag)

Function Description Checks whether the specified SYSCFG flag is set or not.

• SYSCFG\_Flag: specifies the SYSCFG flag to check. This

parameter can be one of the following values:SYSCFG\_FLAG\_PE: SRAM parity error flag.

Return values • The new state of SYSCFG\_Flag (SET or RESET).

Notes • None.

## 21.2.3.14 SYSCFG\_ClearFlag

Function Name void SYSCFG\_ClearFlag ( uint32\_t SYSCFG\_Flag)

Function Description Clears the selected SYSCFG flag.

• SYSCFG\_Flag: selects the flag to be cleared. This parameter can be any combination of the following values:

SYSCFG\_FLAG\_PE: SRAM parity error flag.

Return values • None.

Notes 

None.

## 21.3 SYSCFG Firmware driver defines

#### 21.3.1 SYSCFG

**SYSCFG** 

SYSCFG\_DMA\_Remap\_Config

- #define: SYSCFG\_DMARemap\_TIM17 SYSCFG\_CFGR1\_TIM17\_DMA\_RMP
   Remap TIM17 DMA requests from channel1 to channel2
- #define: SYSCFG\_DMARemap\_TIM16 SYSCFG\_CFGR1\_TIM16\_DMA\_RMP
   Remap TIM16 DMA requests from channel3 to channel4
- #define: SYSCFG\_DMARemap\_TIM6DAC1 SYSCFG\_CFGR1\_TIM6DAC1\_DMA\_RMP

Remap TIM6/DAC1 DMA requests from DMA2 channel3 to DMA1 channel3

 #define: SYSCFG\_DMARemap\_TIM7DAC2 SYSCFG\_CFGR1\_TIM7DAC2\_DMA\_RMP

Remap TIM7/DAC2 DMA requests from DMA2 channel4 to DMA1 channel4

#define: SYSCFG\_DMARemap\_ADC2ADC4 SYSCFG\_CFGR1\_ADC24\_DMA\_RMP
 Remap ADC2 and ADC4 DMA requests from DMA2 channel1/channel3 to channel3/channel4

#### SYSCFG\_EncoderRemap\_Config

- #define: SYSCFG\_EncoderRemap\_No ((uint32\_t)0x00000000)
   No redirection
- #define: SYSCFG\_EncoderRemap\_TIM2 SYSCFG\_CFGR1\_ENCODER\_MODE\_0
   Timer 2 IC1 and IC2 connected to TIM15 IC1 and IC2
- #define: SYSCFG\_EncoderRemap\_TIM3 SYSCFG\_CFGR1\_ENCODER\_MODE\_1
  Timer 3 IC1 and IC2 connected to TIM15 IC1 and IC2
- #define: SYSCFG\_EncoderRemap\_TIM4 SYSCFG\_CFGR1\_ENCODER\_MODE
   Timer 4 IC1 and IC2 connected to TIM15 IC1 and IC2

## SYSCFG\_EXTI\_Pin\_sources

- #define: EXTI\_PinSource0 ((uint8\_t)0x00)
- #define: EXTI\_PinSource1 ((uint8\_t)0x01)
- #define: EXTI\_PinSource2 ((uint8\_t)0x02)
- #define: EXTI\_PinSource3 ((uint8\_t)0x03)
- #define: EXTI\_PinSource4 ((uint8\_t)0x04)
- #define: EXTI\_PinSource5 ((uint8\_t)0x05)
- #define: EXTI\_PinSource6 ((uint8\_t)0x06)
- #define: EXTI\_PinSource7 ((uint8\_t)0x07)
- #define: EXTI\_PinSource8 ((uint8\_t)0x08)
- #define: EXTI\_PinSource9 ((uint8\_t)0x09)
- #define: EXTI\_PinSource10 ((uint8\_t)0x0A)
- #define: EXTI\_PinSource11 ((uint8\_t)0x0B)

- #define: EXTI\_PinSource12 ((uint8\_t)0x0C)
- #define: EXTI\_PinSource13 ((uint8\_t)0x0D)
- #define: EXTI\_PinSource14 ((uint8\_t)0x0E)
- #define: EXTI\_PinSource15 ((uint8\_t)0x0F)

#### SYSCFG\_EXTI\_Port\_Sources

- #define: EXTI\_PortSourceGPIOA ((uint8\_t)0x00)
- #define: EXTI\_PortSourceGPIOB ((uint8\_t)0x01)
- #define: EXTI\_PortSourceGPIOC ((uint8\_t)0x02)
- #define: EXTI\_PortSourceGPIOD ((uint8\_t)0x03)
- #define: EXTI\_PortSourceGPIOE ((uint8\_t)0x04)
- #define: EXTI\_PortSourceGPIOF ((uint8\_t)0x05)

#### SYSCFG\_flags\_definition

#define: SYSCFG\_FLAG\_PE SYSCFG\_CFGR2\_SRAM\_PE

#### SYSCFG\_FPU\_Interrupt\_Config

- #define: SYSCFG\_IT\_IXC SYSCFG\_CFGR1\_FPU\_IE\_5
   Inexact Interrupt enable (interrupt disabled by default)
- #define: SYSCFG\_IT\_IDC SYSCFG\_CFGR1\_FPU\_IE\_4
   Input denormal Interrupt enable
- #define: **SYSCFG\_IT\_OFC SYSCFG\_CFGR1\_FPU\_IE\_3**Overflow Interrupt enable
- #define: **SYSCFG\_IT\_UFC SYSCFG\_CFGR1\_FPU\_IE\_2**Underflow Interrupt enable
- #define: SYSCFG\_IT\_DZC SYSCFG\_CFGR1\_FPU\_IE\_1
   Divide-by-zero Interrupt enable
- #define: **SYSCFG\_IT\_IOC SYSCFG\_CFGR1\_FPU\_IE\_0**Invalid operation Interrupt enable

### SYSCFG\_I2C\_FastModePlus\_Config

- #define: SYSCFG\_I2CFastModePlus\_PB6 SYSCFG\_CFGR1\_I2C\_PB6\_FMP Enable Fast Mode Plus on PB6
- #define: SYSCFG\_I2CFastModePlus\_PB7 SYSCFG\_CFGR1\_I2C\_PB7\_FMP
   Enable Fast Mode Plus on PB7
- #define: SYSCFG\_I2CFastModePlus\_PB8 SYSCFG\_CFGR1\_I2C\_PB8\_FMP
   Enable Fast Mode Plus on PB8
- #define: SYSCFG\_I2CFastModePlus\_PB9 SYSCFG\_CFGR1\_I2C\_PB9\_FMP
   Enable Fast Mode Plus on PB9
- #define: SYSCFG\_I2CFastModePlus\_I2C1 SYSCFG\_CFGR1\_I2C1\_FMP
   Enable Fast Mode Plus on I2C1 pins

#define: SYSCFG\_I2CFastModePlus\_I2C2 SYSCFG\_CFGR1\_I2C2\_FMP
 Enable Fast Mode Plus on I2C2 pins

### SYSCFG\_Lock\_Config

- #define: SYSCFG\_Break\_PVD SYSCFG\_CFGR2\_PVD\_LOCK
   Enables and locks the PVD connection with TIM1/8/15/16/17 Break Input and also the PVD\_EN and PVDSEL[2:0] bits of the Power Control Interface
- #define: SYSCFG\_Break\_SRAMParity SYSCFG\_CFGR2\_SRAM\_PARITY\_LOCK
   Enables and locks the SRAM\_PARITY error signal with Break Input of TIM1/8/15/16/17
- #define: SYSCFG\_Break\_Lockup SYSCFG\_CFGR2\_LOCKUP\_LOCK
   Enables and locks the LOCKUP output of CortexM0 with Break Input of TIM1/8/15/16/17

#### SYSCFG\_Memory\_Remap\_Config

- #define: SYSCFG\_MemoryRemap\_Flash ((uint8\_t)0x00)
- #define: SYSCFG\_MemoryRemap\_SystemMemory ((uint8\_t)0x01)
- #define: SYSCFG\_MemoryRemap\_SRAM ((uint8\_t)0x03)

### SYSCFG\_SRAMWRP\_Config

- #define: SYSCFG\_SRAMWRP\_Page0 SYSCFG\_RCR\_PAGE0
  ICODE SRAM Write protection page 0
- #define: SYSCFG\_SRAMWRP\_Page1 SYSCFG\_RCR\_PAGE1
   ICODE SRAM Write protection page 1
- #define: SYSCFG\_SRAMWRP\_Page2 SYSCFG\_RCR\_PAGE2
  ICODE SRAM Write protection page 2
- #define: **SYSCFG\_SRAMWRP\_Page3 SYSCFG\_RCR\_PAGE3**ICODE SRAM Write protection page 3

- #define: SYSCFG\_SRAMWRP\_Page4 SYSCFG\_RCR\_PAGE4
  ICODE SRAM Write protection page 4
- #define: SYSCFG\_SRAMWRP\_Page5 SYSCFG\_RCR\_PAGE5
  ICODE SRAM Write protection page 5
- #define: SYSCFG\_SRAMWRP\_Page6 SYSCFG\_RCR\_PAGE6
  ICODE SRAM Write protection page 6
- #define: SYSCFG\_SRAMWRP\_Page7 SYSCFG\_RCR\_PAGE7
  ICODE SRAM Write protection page 7

## SYSCFG\_Trigger\_Remap\_Config

- #define: SYSCFG\_TriggerRemap\_DACTIM3 SYSCFG\_CFGR1\_DAC\_TRIG\_RMP
   Remap DAC trigger to TIM3
- #define: SYSCFG\_TriggerRemap\_TIM1TIM17 SYSCFG\_CFGR1\_TIM1\_ITR3\_RMP
   Remap TIM1 ITR3 to TIM17 OC

# 22 General-purpose timers (TIM)

## 22.1 TIM Firmware driver registers structures

## 22.1.1 TIM\_TypeDef

TIM\_TypeDef is defined in the stm32f30x.h

#### **Data Fields**

- \_\_IO uint16\_t CR1
- uint16\_t RESERVED0
- IO uint32 t CR2
- \_\_IO uint32\_t SMCR
- \_\_IO uint32\_t DIER
- IO uint32 t SR
- \_\_IO uint32\_t EGR
- \_\_IO uint32\_t CCMR1
- IO uint32 t CCMR2
- \_\_IO uint32\_t CCER
- \_\_IO uint32\_t CNT
- IO uint16 t PSC
- uint16\_t RESERVED9
- \_\_IO uint32\_t ARR
- IO uint16 t RCR
- uint16\_t RESERVED10
- \_\_IO uint32\_t CCR1
- \_\_IO uint32\_t CCR2
- \_\_IO uint32\_t CCR3
- \_\_IO uint32\_t CCR4
- \_\_IO uint32\_t BDTR\_\_IO uint16\_t DCR
- uint16 t RESERVED12
- IO uint16 t DMAR
- uint16\_t RESERVED13
- \_\_IO uint16\_t OR
- \_\_IO uint32\_t CCMR3
- \_\_IO uint32\_t CCR5
- \_\_IO uint32\_t CCR6

#### **Field Documentation**

- \_\_IO uint16\_t TIM\_TypeDef::CR1
  - TIM control register 1, Address offset: 0x00
- uint16\_t TIM\_TypeDef::RESERVED0
  - Reserved, 0x02
- \_\_IO uint32\_t TIM\_TypeDef::CR2
  - TIM control register 2, Address offset: 0x04
- \_\_IO uint32\_t TIM\_TypeDef::SMCR

TIM slave mode control register, Address offset: 0x08 \_IO uint32\_t TIM\_TypeDef::DIER TIM DMA/interrupt enable register, Address offset: 0x0C IO uint32 t TIM TypeDef::SR TIM status register, Address offset: 0x10 \_\_IO uint32\_t TIM\_TypeDef::EGR TIM event generation register, Address offset: 0x14 \_\_IO uint32\_t TIM\_TypeDef::CCMR1 TIM capture/compare mode register 1, Address offset: 0x18 IO uint32 t TIM TypeDef::CCMR2 TIM capture/compare mode register 2, Address offset: 0x1C \_IO uint32\_t TIM\_TypeDef::CCER TIM capture/compare enable register, Address offset: 0x20 \_\_IO uint32\_t TIM\_TypeDef::CNT TIM counter register, Address offset: 0x24 IO uint16\_t TIM\_TypeDef::PSC TIM prescaler, Address offset: 0x28 uint16 t TIM TypeDef::RESERVED9 Reserved, 0x2A \_\_IO uint32\_t TIM\_TypeDef::ARR TIM auto-reload register, Address offset: 0x2C IO uint16 t TIM TypeDef::RCR TIM repetition counter register, Address offset: 0x30 uint16\_t TIM\_TypeDef::RESERVED10 Reserved, 0x32 IO uint32\_t TIM\_TypeDef::CCR1 TIM capture/compare register 1, Address offset: 0x34 IO uint32 t TIM TypeDef::CCR2 TIM capture/compare register 2, Address offset: 0x38 \_\_IO uint32\_t TIM\_TypeDef::CCR3 TIM capture/compare register 3, Address offset: 0x3C \_\_IO uint32\_t TIM\_TypeDef::CCR4 TIM capture/compare register 4, Address offset: 0x40 IO uint32 t TIM TypeDef::BDTR TIM break and dead-time register, Address offset: 0x44 IO uint16 t TIM TypeDef::DCR TIM DMA control register, Address offset: 0x48 uint16\_t TIM\_TypeDef::RESERVED12 Reserved, 0x4A IO uint16 t TIM TypeDef::DMAR TIM DMA address for full transfer, Address offset: 0x4C uint16\_t TIM\_TypeDef::RESERVED13 Reserved, 0x4E \_\_IO uint16\_t TIM\_TypeDef::OR TIM option register, Address offset: 0x50 IO uint32 t TIM TypeDef::CCMR3 TIM capture/compare mode register 3, Address offset: 0x54

TIM capture/compare register5, Address offset: 0x58

TIM capture/compare register 4, Address offset: 0x5C

IO uint32 t TIM TypeDef::CCR5

IO uint32\_t TIM\_TypeDef::CCR6

## 22.1.2 TIM\_TimeBaseInitTypeDef

TIM\_TimeBaseInitTypeDef is defined in the stm32f30x\_tim.h

#### **Data Fields**

- uint16\_t TIM\_Prescaler
- uint16\_t TIM\_CounterMode
- uint32\_t TIM\_Period
- uint16 t TIM ClockDivision
- uint8 t TIM RepetitionCounter

#### **Field Documentation**

- uint16\_t TIM\_TimeBaseInitTypeDef::TIM\_Prescaler
  - Specifies the prescaler value used to divide the TIM clock. This parameter can be a number between 0x0000 and 0xFFFF
- uint16\_t TIM\_TimeBaseInitTypeDef::TIM\_CounterMode
  - Specifies the counter mode. This parameter can be a value of TIM Counter Mode
- uint32 t TIM TimeBaseInitTypeDef::TIM Period
  - Specifies the period value to be loaded into the active Auto-Reload Register at the next update event. This parameter must be a number between 0x0000 and 0xFFFF.
- uint16\_t TIM\_TimeBaseInitTypeDef::TIM\_ClockDivision
  - Specifies the clock division. This parameter can be a value of *TIM Clock Division CKD*
- uint8\_t TIM\_TimeBaseInitTypeDef::TIM\_RepetitionCounter
  - Specifies the repetition counter value. Each time the RCR downcounter reaches zero, an update event is generated and counting restarts from the RCR value (N). This means in PWM mode that (N+1) corresponds to: the number of PWM periods in edge-aligned modethe number of half PWM period in center-aligned mode This parameter must be a number between 0x00 and 0xFF. This parameter is valid only for TIM1 and TIM8.

## 22.1.3 TIM\_OCInitTypeDef

**TIM\_OCInitTypeDef** is defined in the stm32f30x\_tim.h

#### **Data Fields**

- uint32\_t TIM\_OCMode
- uint16\_t TIM\_OutputState
- uint16\_t TIM\_OutputNState
- uint32 t TIM Pulse
- uint16\_t TIM\_OCPolarity
- uint16\_t TIM\_OCNPolarity
- uint16 t TIM OCIdleState
- uint16 t TIM OCNIdleState

#### **Field Documentation**

- uint32\_t TIM\_OCInitTypeDef::TIM\_OCMode
  - Specifies the TIM mode. This parameter can be a value of *TIM Output Compare and PWM modes*
- uint16\_t TIM\_OCInitTypeDef::TIM\_OutputState
  - Specifies the TIM Output Compare state. This parameter can be a value of *TIM\_Output\_Compare\_State*
- uint16 t TIM OCInitTypeDef::TIM OutputNState
  - Specifies the TIM complementary Output Compare state. This parameter can be a value of TIM\_Output\_Compare\_N\_State
- uint32\_t TIM\_OCInitTypeDef::TIM\_Pulse
  - Specifies the pulse value to be loaded into the Capture Compare Register. This parameter can be a number between 0x0000 and 0xFFFF
- uint16\_t TIM\_OCInitTypeDef::TIM\_OCPolarity
  - Specifies the output polarity. This parameter can be a value of *TIM Output Compare Polarity*
- uint16 t TIM OCInitTypeDef::TIM OCNPolarity
  - Specifies the complementary output polarity. This parameter can be a value of TIM\_Output\_Compare\_N\_Polarity
- uint16 t TIM OCInitTypeDef::TIM OCIdleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM\_Output\_Compare\_Idle\_State
- uint16\_t TIM\_OCInitTypeDef::TIM\_OCNIdleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM\_Output\_Compare\_N\_Idle\_State

## 22.1.4 TIM\_ICInitTypeDef

TIM\_ICInitTypeDef is defined in the stm32f30x\_tim.h

### Data Fields

- uint16\_t TIM\_Channel
- uint16\_t TIM\_ICPolarity
- uint16\_t TIM\_ICSelection
- uint16\_t TIM\_ICPrescaler
- uint16\_t TIM\_ICFilter

#### **Field Documentation**

- uint16\_t TIM\_ICInitTypeDef::TIM\_Channel
  - Specifies the TIM channel. This parameter can be a value of TIM\_Channel
- uint16\_t TIM\_ICInitTypeDef::TIM\_ICPolarity
  - Specifies the active edge of the input signal. This parameter can be a value of TIM\_Input\_Capture\_Polarity
- uint16 t TIM ICInitTypeDef::TIM ICSelection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection

- uint16 t TIM ICInitTypeDef::TIM ICPrescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM\_Input\_Capture\_Prescaler*
- uint16\_t TIM\_ICInitTypeDef::TIM\_ICFilter
  - Specifies the input capture filter. This parameter can be a number between 0x0 and 0xF

## 22.1.5 TIM\_BDTRInitTypeDef

TIM\_BDTRInitTypeDef is defined in the stm32f30x\_tim.h

#### **Data Fields**

- uint16\_t TIM\_OSSRState
- uint16\_t TIM\_OSSIState
- uint16 t TIM LOCKLevel
- uint16 t TIM DeadTime
- uint16 t TIM Break
- uint16\_t TIM\_BreakPolarity
- uint16 t TIM AutomaticOutput

#### **Field Documentation**

- uint16\_t TIM\_BDTRInitTypeDef::TIM\_OSSRState
  - Specifies the Off-State selection used in Run mode. This parameter can be a value of TIM\_OSSR\_Off\_State\_Selection\_for\_Run\_mode\_state
- uint16 t TIM BDTRInitTvpeDef::TIM OSSIState
  - Specifies the Off-State used in Idle state. This parameter can be a value of TIM\_OSSI\_Off\_State\_Selection\_for\_Idle\_mode\_state
- uint16 t TIM BDTRInitTypeDef::TIM LOCKLevel
  - Specifies the LOCK level parameters. This parameter can be a value of *TIM\_Lock\_level*
- uint16\_t TIM\_BDTRInitTypeDef::TIM\_DeadTime
  - Specifies the delay time between the switching-off and the switching-on of the outputs. This parameter can be a number between 0x00 and 0xFF
- uint16 t TIM BDTRInitTypeDef::TIM Break
  - Specifies whether the TIM Break input is enabled or not. This parameter can be a value of TIM Break Input enable disable
- uint16\_t TIM\_BDTRInitTypeDef::TIM\_BreakPolarity
  - Specifies the TIM Break Input pin polarity. This parameter can be a value of TIM Break Polarity
- uint16\_t TIM\_BDTRInitTypeDef::TIM\_AutomaticOutput
  - Specifies whether the TIM Automatic Output feature is enabled or not. This
    parameter can be a value of TIM\_AOE\_Bit\_Set\_Reset

## 22.2 TIM Firmware driver API description

The following section lists the various functions of the TIM library.

## 22.2.1 Output Compare management functions

## TIM Driver: how to use it in Output Compare Mode

To use the Timer in Output Compare mode, the following steps are mandatory:

- Enable TIM clock using RCC\_APBxPeriphClockCmd(RCC\_APBxPeriph\_TIMx, ENABLE) function
- 2. Configure the TIM pins by configuring the corresponding GPIO pins
- 3. Configure the Time base unit as described in the first part of this driver, if needed, else the Timer will run with the default configuration:
  - Autoreload value = 0xFFFF
  - Prescaler value = 0x0000
  - Counter mode = Up counting
  - Clock Division = TIM CKD DIV1
- 4. Fill the TIM\_OCInitStruct with the desired parameters including:
  - The TIM Output Compare mode: TIM OCMode
    - TIM Output State: TIM OutputState
    - TIM Pulse value: TIM Pulse
    - TIM Output Compare Polarity : TIM\_OCPolarity
- 5. Call TIM\_OCxInit(TIMx, &TIM\_OCInitStruct) to configure the desired channel with the corresponding configuration
- 6. Call the TIM\_Cmd(ENABLE) function to enable the TIM counter.



All other functions can be used separately to modify, if needed, a specific feature of the Timer.



In case of PWM mode, this function is mandatory: TIM\_OCxPreloadConfig(TIMx, TIM\_OCPreload\_ENABLE);



If the corresponding interrupt or DMA request are needed, the user should:

- 1. Enable the NVIC (or the DMA) to use the TIM interrupts (or DMA requests).
- Enable the corresponding interrupt (or DMA request) using the function TIM\_ITConfig(TIMx, TIM\_IT\_CCx) (or TIM\_DMA\_Cmd(TIMx, TIM\_DMA\_CCx))
- TIM OC1Init()
- TIM\_OC2Init()
- TIM OC3Init()
- TIM\_OC4Init()
- TIM\_OC5Init()
- TIM OC6Init()
- TIM\_SelectGC5C1()

- TIM\_SelectGC5C2()
- TIM SelectGC5C3()
- TIM\_OCStructInit()
- TIM\_SelectOCxM()
- TIM\_SetCompare1()
- TIM\_SetCompare2()
- TIM\_SetCompare3()
- TIM\_SetCompare4()
- TIM\_SetCompare5()
- TIM SetCompare6()
- TIM\_ForcedOC1Config()
- TIM\_ForcedOC2Config()
- TIM\_ForcedOC3Config()
- TIM\_ForcedOC4Config()
- TIM\_ForcedOC5Config()
- TIM\_ForcedOC6Config()
- TIM\_OC1PreloadConfig()
- TIM OC2PreloadConfig()
- TIM OC3PreloadConfig()
- TIM\_OC4PreloadConfig()
- TIM\_OC5PreloadConfig()
- TIM\_OC6PreloadConfig()
- TIM\_OC1FastConfig()
- TIM\_OC2FastConfig()
- TIM\_OC3FastConfig()
- TIM\_OC4FastConfig()
- TIM ClearOC1Ref()
- TIM ClearOC2Ref()
- TIM\_ClearOC3Ref()
- TIM\_ClearOC4Ref()
- TIM ClearOC5Ref()
- TIM\_ClearOC6Ref()
- TIM\_SelectOCREFClear()
- TIM\_OC1PolarityConfig()
- TIM\_OC1NPolarityConfig()
- TIM OC2PolarityConfig()
- TIM\_OC2NPolarityConfig()
- TIM\_OC3PolarityConfig()
- TIM\_OC3NPolarityConfig()
- TIM\_OC4PolarityConfig()
- TIM\_OC5PolarityConfig()
- TIM\_OC6PolarityConfig()
- TIM CCxCmd()
- TIM\_CCxNCmd()

### 22.2.2 How to use this driver

This driver provides functions to configure and program the TIM of all stm32f30x devices. These functions are split in 9 groups:

 TIM TimeBase management: this group includes all needed functions to configure the TM Timebase unit:

- Set/Get Prescaler
- Set/Get Autoreload
- Counter modes configuration
- Set Clock division
- Select the One Pulse mode
- Update Request Configuration
- Update Disable Configuration
- Auto-Preload Configuration
- Enable/Disable the counter
- 2. TIM Output Compare management: this group includes all needed functions to configure the Capture/Compare unit used in Output compare mode:
  - Configure each channel, independently, in Output Compare mode
  - Select the output compare modes
  - Select the Polarities of each channel
  - Set/Get the Capture/Compare register values
  - Select the Output Compare Fast mode
  - Select the Output Compare Forced mode
  - Output Compare-Preload Configuration
  - Clear Output Compare Reference
  - Select the OCREF Clear signal
  - Enable/Disable the Capture/Compare Channels
- 3. TIM Input Capture management: this group includes all needed functions to configure the Capture/Compare unit used in Input Capture mode:
  - Configure each channel in input capture mode
  - Configure Channel1/2 in PWM Input mode
  - Set the Input Capture Prescaler
  - Get the Capture/Compare values
- 4. Advanced-control timers (TIM1 and TIM8) specific features
  - Configures the Break input, dead time, Lock level, the OSSI, the OSSR State and the AOE(automatic output enable)
  - Enable/Disable the TIM peripheral Main Outputs
  - Select the Commutation event
  - Set/Reset the Capture Compare Preload Control bit
- 5. TIM interrupts, DMA and flags management
  - Enable/Disable interrupt sources
  - Get flags status
  - Clear flags/ Pending bits
  - Enable/Disable DMA requests
  - Configure DMA burst mode
  - Select CaptureCompare DMA request
- 6. TIM clocks management: this group includes all needed functions to configure the clock controller unit:
  - Select internal/External clock
  - Select the external clock mode: ETR(Mode1/Mode2), TIx or ITRx
- 7. TIM synchronization management: this group includes all needed functions to configure the Synchronization unit:
  - Select Input Trigger
  - Select Output Trigger
  - Select Master Slave Mode
  - ETR Configuration when used as external trigger
- 8. TIM specific interface management, this group includes all needed functions to use the specific TIM interface:
  - Encoder Interface Configuration

- Select Hall Sensor
- TIM specific remapping management includes the Remapping configuration of specific timers

## 22.2.3 TimeBase management functions

### TIM Driver: how to use it in Timing(Time base) Mode

To use the Timer in Timing(Time base) mode, the following steps are mandatory:

- Enable TIM clock using RCC\_APBxPeriphClockCmd(RCC\_APBxPeriph\_TIMx, ENABLE) function
- 2. Fill the TIM\_TimeBaseInitStruct with the desired parameters.
- 3. Call TIM\_TimeBaseInit(TIMx, &TIM\_TimeBaseInitStruct) to configure the Time Base unit with the corresponding configuration
- 4. Enable the NVIC if you need to generate the update interrupt.
- 5. Enable the corresponding interrupt using the function TIM\_ITConfig(TIMx, TIM\_IT\_Update)
- 6. Call the TIM\_Cmd(ENABLE) function to enable the TIM counter.



All other functions can be used separately to modify, if needed, a specific feature of the Timer.

- TIM Delnit()
- TIM\_TimeBaseInit()
- TIM\_TimeBaseStructInit()
- TIM PrescalerConfig()
- TIM\_CounterModeConfig()
- TIM\_SetCounter()
- TIM\_SetAutoreload()
- TIM\_GetCounter()
- TIM\_GetPrescaler()
- TIM UpdateDisableConfig()
- TIM\_UpdateRequestConfig()
- TIM\_UIFRemap()
- TIM ARRPreloadConfig()
- TIM\_SelectOnePulseMode()
- TIM\_SetClockDivision()
- TIM\_Cmd()

### 22.2.4 Input Capture management functions

#### TIM Driver: how to use it in Input Capture Mode

To use the Timer in Input Capture mode, the following steps are mandatory:

- Enable TIM clock using RCC\_APBxPeriphClockCmd(RCC\_APBxPeriph\_TIMx, ENABLE) function
- 2. Configure the TIM pins by configuring the corresponding GPIO pins
- 3. Configure the Time base unit as described in the first part of this driver, if needed, else the Timer will run with the default configuration:

- Autoreload value = 0xFFFF
- Prescaler value = 0x0000
- Counter mode = Up counting
- Clock Division = TIM CKD DIV1
- 4. Fill the TIM ICInitStruct with the desired parameters including:
  - TIM Channel: TIM Channel
  - TIM Input Capture polarity: TIM ICPolarity
  - TIM Input Capture selection: TIM ICSelection
  - TIM Input Capture Prescaler: TIM\_ICPrescaler
  - TIM Input CApture filter value: TIM\_ICFilter
- 5. Call TIM\_ICInit(TIMx, &TIM\_ICInitStruct) to configure the desired channel with the corresponding configuration and to measure only frequency or duty cycle of the input signal, or, Call TIM\_PWMIConfig(TIMx, &TIM\_ICInitStruct) to configure the desired channels with the corresponding configuration and to measure the frequency and the duty cycle of the input signal
- 6. Enable the NVIC or the DMA to read the measured frequency.
- Enable the corresponding interrupt (or DMA request) to read the Captured value, using the function TIM\_ITConfig(TIMx, TIM\_IT\_CCx) (or TIM\_DMA\_Cmd(TIMx, TIM\_DMA\_CCx))
- 8. Call the TIM Cmd(ENABLE) function to enable the TIM counter.
- Use TIM\_GetCapturex(TIMx); to read the captured value.



All other functions can be used separately to modify, if needed, a specific feature of the Timer.

- TIM ICInit()
- TIM\_ICStructInit()
- TIM\_PWMIConfig()
- TIM GetCapture1()
- TIM\_GetCapture2()TIM\_GetCapture3()
- TIM\_GetCapture4()
- TIM SetIC1Prescaler()
- TIM SetIC2Prescaler()
- TIM SetIC3Prescaler()
- TIM\_SetIC4Prescaler()

## 22.2.5 Advanced-control timers (TIM1 and TIM8) specific features

## TIM Driver: how to use the Break feature

After configuring the Timer channel(s) in the appropriate Output Compare mode:

- 1. Fill the TIM\_BDTRInitStruct with the desired parameters for the Timer Break Polarity, dead time, Lock level, the OSSI/OSSR State and the AOE(automatic output enable).
- 2. Call TIM\_BDTRConfig(TIMx, &TIM\_BDTRInitStruct) to configure the Timer
- 3. Enable the Main Output using TIM\_CtrlPWMOutputs(TIM1, ENABLE)
- 4. Once the break even occurs, the Timer's output signals are put in reset state or in a known state (according to the configuration made in TIM\_BDTRConfig() function).
- TIM\_BDTRConfig()
- TIM\_Break1Config()

- TIM\_Break2Config()
- TIM\_Break1Cmd()
- TIM Break2Cmd()
- TIM BDTRStructInit()
- TIM\_CtrlPWMOutputs()
- TIM SelectCOM()
- TIM CCPreloadControl()

## 22.2.6 Interrupts, DMA and flags management functions

- TIM ITConfig()
- TIM\_GenerateEvent()
- TIM\_GetFlagStatus()
- TIM ClearFlag()
- TIM\_GetITStatus()
- TIM\_ClearITPendingBit()
- TIM\_DMAConfig()
- TIM DMACmd()
- TIM SelectCCDMA()

## 22.2.7 Clocks management functions

- TIM\_InternalClockConfig()
- TIM\_ITRxExternalClockConfig()
- TIM\_TIxExternalClockConfig()
- TIM\_ETRClockMode1Config()
- TIM\_ETRClockMode2Config()

## 22.2.8 Synchronization management functions

#### TIM Driver: how to use it in synchronization Mode

Case of two/several Timers

- 1. Configure the Master Timers using the following functions:
  - void TIM\_SelectOutputTrigger(TIM\_TypeDef\* TIMx, uint16\_t TIM\_TRGOSource);
  - void TIM\_SelectMasterSlaveMode(TIM\_TypeDef\* TIMx, uint16\_t TIM\_MasterSlaveMode);
- 2. Configure the Slave Timers using the following functions:
  - void TIM\_SelectInputTrigger(TIM\_TypeDef\* TIMx, uint16\_t TIM\_InputTriggerSource);
  - void TIM\_SelectSlaveMode(TIM\_TypeDef\* TIMx, uint16\_t TIM\_SlaveMode);

Case of Timers and external trigger(ETR pin)

- 1. Configure the External trigger using this function:
  - void TIM\_ETRConfig(TIM\_TypeDef\* TIMx, uint16\_t TIM\_ExtTRGPrescaler, uint16\_t TIM\_ExtTRGPolarity, uint16\_t ExtTRGFilter);
- 2. Configure the Slave Timers using the following functions:
  - void TIM\_SelectInputTrigger(TIM\_TypeDef\* TIMx, uint16\_t TIM\_InputTriggerSource);

- void TIM\_SelectSlaveMode(TIM\_TypeDef\* TIMx, uint16\_t TIM\_SlaveMode);
- TIM SelectInputTrigger()
- TIM\_SelectOutputTrigger()
- TIM\_SelectOutputTrigger2()
- TIM\_SelectSlaveMode()
- TIM\_SelectMasterSlaveMode()
- TIM\_ETRConfig()

## 22.2.9 Specific interface management functions

- TIM\_EncoderInterfaceConfig()
- TIM\_SelectHallSensor()

## 22.2.10 Specific remapping management function

• TIM\_RemapConfig()

## 22.2.11 TimeBase management functions

### 22.2.11.1 TIM Delnit

Function Name void TIM\_DeInit ( TIM\_TypeDef \* TIMx)

Function Description Deinitializes the TIMx peripheral registers to their default reset

values.

Parameters • **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIM peripheral.

Return values 

None.

Notes 

None.

#### 22.2.11.2 TIM TimeBaseInit

Function Name void TIM\_TimeBaseInit ( TIM\_TypeDef \* TIMx,

TIM\_TimeBaseInitTypeDef \* TIM\_TimeBaseInitStruct)

Function Description Initializes the TIMx Time Base Unit peripheral according to the

specified parameters in the TIM\_TimeBaseInitStruct.

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

• TIM\_TimeBaseInitStruct: pointer to a TIM\_TimeBaseInitTypeDef structure that contains the

458/584 DocID023800 Rev 1

configuration information for the specified TIM peripheral.

Return values 

None.

Notes • None.

## 22.2.11.3 TIM\_TimeBaseStructInit

Function Name void TIM\_TimeBaseStructInit ( TIM\_TimeBaseInitTypeDef \*

**TIM TimeBaseInitStruct)** 

Function Description Fills each TIM\_TimeBaseInitStruct member with its default value.

• TIM\_TimeBaseInitStruct: : pointer to a TIM\_TimeBaseInitTypeDef structure which will be initialized.

Return values • None.

Notes 

None.

## 22.2.11.4 TIM\_PrescalerConfig

Function Name void TIM\_PrescalerConfig ( TIM\_TypeDef \* TIMx, uint16\_t

Prescaler, uint16\_t TIM\_PSCReloadMode)

Function Description Configures the TIMx Prescaler.

• TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

• Prescaler: specifies the Prescaler Register value

• **TIM\_PSCReloadMode:** specifies the TIM Prescaler Reload mode This parameter can be one of the following values:

 TIM\_PSCReloadMode\_Update: The Prescaler is loaded at the update event.

TIM\_PSCReloadMode\_Immediate: The Prescaler is loaded immediatly.

Return values 

None.

Notes • None.

## 22.2.11.5 TIM CounterModeConfig

Function Name void TIM\_CounterModeConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_CounterMode)

Function Description

Specifies the TIMx Counter Mode to be used.

**Parameters** 

- **TIMx:** where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- **TIM\_CounterMode**: specifies the Counter Mode to be used This parameter can be one of the following values:
  - TIM\_CounterMode\_Up: TIM Up Counting Mode
  - TIM\_CounterMode\_Down: TIM Down Counting Mode
  - TIM\_CounterMode\_CenterAligned1: TIM Center Aligned Mode1
  - TIM\_CounterMode\_CenterAligned2: TIM Center Aligned Mode2
  - TIM\_CounterMode\_CenterAligned3: TIM Center Aligned Mode3

Return values

None.

**Notes** 

None.

### 22.2.11.6 TIM SetCounter

Function Name void TIM\_SetCounter ( TIM\_TypeDef \* TIMx, uint32\_t Counter)

**Function Description** 

Sets the TIMx Counter Register value.

**Parameters** 

- **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- Counter: specifies the Counter register new value.

Return values

None.

Notes

None.

## 22.2.11.7 TIM\_SetAutoreload

Function Name void TIM\_SetAutoreload ( TIM\_TypeDef \* TIMx, uint32\_t

#### Autoreload)

**Function Description** 

Sets the TIMx Autoreload Register value.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

Autoreload: specifies the Autoreload register new value.

Return values

None.

**Notes** 

None.

## 22.2.11.8 TIM\_GetCounter

Function Name uint32\_t TIM\_GetCounter ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Counter value.

Parameters

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

Return values

• Counter Register value

**Notes** 

None.

## 22.2.11.9 TIM\_GetPrescaler

Function Name uint16\_t TIM\_GetPrescaler ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Prescaler value.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

Return values

Prescaler Register value.

Notes

None.

## 22.2.11.10 TIM UpdateDisableConfig

Function Name void TIM\_UpdateDisableConfig ( TIM\_TypeDef \* TIMx,

Functional State New State)

Function Description Enables or Disables the TIMx Update event.

• **TIMx:** where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIM peripheral.

NewState: new state of the TIMx UDIS bit This parameter

can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 22.2.11.11 TIM\_UpdateRequestConfig

Function Name void TIM\_UpdateRequestConfig ( TIM\_TypeDef \* TIMx, uint16 t TIM\_UpdateSource)

uint16\_t TIM\_UpdateSource)

Function Description
Parameters

Configures the TIMx Update Request Interrupt source.

• **TIMx:** where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

 TIM\_UpdateSource: specifies the Update source. This parameter can be one of the following values:

 TIM\_UpdateSource\_Regular: Source of update is the counter overflow/underflow or the setting of UG bit, or an update generation through the slave mode controller.

TIM\_UpdateSource\_Global: Source of update is counter overflow/underflow.

Return values 

None.

Notes • None.

### 22.2.11.12 TIM UIFRemap

Function Name void TIM\_UIFRemap ( TIM\_TypeDef \* TIMx, FunctionalState NewState)

Function Description

Sets or resets the update interrupt flag (UIF)status bit Remapping.

Parameters

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

 NewState: new state of the UIFREMAP bit. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

## 22.2.11.13 TIM\_ARRPreloadConfig

Function Name void TIM\_ARRPreloadConfig ( TIM\_TypeDef \* TIMx,

FunctionalState NewState)

Function Description

Enables or disables TIMx peripheral Preload register on ARR.

Parameters

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIM peripheral.

NewState: new state of the TIMx peripheral Preload register

This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 22.2.11.14 TIM SelectOnePulseMode

Function Name void TIM\_SelectOnePulseMode ( TIM\_TypeDef \* TIMx,

uint16 t TIM OPMode)

**Function Description** 

Selects the TIMx's One Pulse Mode.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIM peripheral.

TIM OPMode: specifies the OPM Mode to be used. This

parameter can be one of the following values:

DocID023800 Rev 1 463/584

TIM\_OPMode\_Single:TIM\_OPMode\_Repetitive:

Return values

Notes • None.

None.

### 22.2.11.15 TIM SetClockDivision

Function Name void TIM\_SetClockDivision ( TIM\_TypeDef \* TIMx, uint16\_t TIM CKD)

HIWI\_CK

Function Description
Parameters

Sets the TIMx Clock Division value.

• **TIMx**: where x can be 1, 2, 3, 4, 8, 15, 16 or 17, to select the TIM peripheral.

• **TIM\_CKD**: specifies the clock division value. This parameter can be one of the following value:

TIM\_CKD\_DIV1: TDTS = Tck\_tim
 TIM\_CKD\_DIV2: TDTS = 2\*Tck\_tim
 TIM\_CKD\_DIV4: TDTS = 4\*Tck\_tim

Return values

None.

**Notes** 

None.

## 22.2.11.16 TIM\_Cmd

Function Name void TIM\_Cmd ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

**Function Description** 

Enables or disables the specified TIM peripheral.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIMx peripheral.

• **NewState**: new state of the TIMx peripheral. This parameter

can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 22.2.12 Output Compare management functions

### 22.2.12.1 TIM OC1Init

Function Name void TIM\_OC1Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef \*

TIM\_OCInitStruct)

Function Description Initializes the TIMx Channel1 according to the specified

parameters in the TIM\_OCInitStruct.

• TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17, to select the

TIM peripheral.

• **TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values 

None.

Notes • None.

## 22.2.12.2 TIM\_OC2Init

Function Name void TIM\_OC2Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef \*

TIM\_OCInitStruct)

Function Description Initializes the TIMx Channel2 according to the specified

parameters in the TIM\_OCInitStruct.

• TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM

peripheral.

• **TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values 

None.

Notes • None.

#### 22.2.12.3 TIM OC3Init

void TIM\_OC3Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef \* **Function Name** 

TIM\_OCInitStruct)

**Function Description** Initializes the TIMx Channel3 according to the specified

parameters in the TIM\_OCInitStruct.

**Parameters TIMx:** where x can be 1, 2, 3, 4 or 8 to select the TIM

peripheral.

**TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values None.

Notes None.

### 22.2.12.4 TIM\_OC4Init

**Function Name** void TIM\_OC4Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef \*

TIM OCInitStruct)

**Function Description** Initializes the TIMx Channel4 according to the specified

parameters in the TIM OCInitStruct.

**Parameters** TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

**TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values None.

**Notes** None.

#### 22.2.12.5 TIM OC5Init

void TIM OC5Init ( TIM TypeDef \* TIMx, TIM OCInitTypeDef \* **Function Name** 

TIM OCInitStruct)

**Function Description** Initializes the TIMx Channel5 according to the specified parameters in the TIM\_OCInitStruct.

**Parameters** 

- **TIMx**: where x can be 1 or 8 to select the TIM peripheral.
- **TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the specified TIM peripheral.

Return values

None.

**Notes** 

None.

## 22.2.12.6 TIM\_OC6Init

Function Name void TIM\_OC6Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef \*

TIM\_OCInitStruct)

Function Description Initializes the TIMx Channel6 according to the specified

parameters in the TIM\_OCInitStruct.

Parameters • TIMx: where x can be 1 or 8 to select the TIM peripheral.

 TIM\_OCInitStruct: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values

Notes

None.

None.

### 22.2.12.7 TIM\_SelectGC5C1

Function Name void TIM\_SelectGC5C1 ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

Function Description Selects the TIM Group Channel 5 and Channel 1, OC1REFC is

the logical AND of OC1REFC and OC5REF.

Parameters • TIMx: where x can be 1 or 8 to select the TIMx peripheral

• **NewState**: new state of the Commutation event. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 22.2.12.8 TIM\_SelectGC5C2

Function Name void TIM\_SelectGC5C2 ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

Function Description Selects the TIM Group Channel 5 and Channel 2, OC2REFC is

the logical AND of OC2REFC and OC5REF.

Parameters • TIMx: where x can be 1 or 8 to select the TIMx peripheral

• NewState: new state of the Commutation event. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 22.2.12.9 TIM\_SelectGC5C3

Function Name void TIM\_SelectGC5C3 ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

Function Description Selects the TIM Group Channel 5 and Channel 3, OC3REFC is

the logical AND of OC3REFC and OC5REF.

Parameters • TIMx: where x can be 1 or 8 to select the TIMx peripheral

• NewState: new state of the Commutation event. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

## 22.2.12.10 TIM OCStructInit

Function Name void TIM\_OCStructInit ( TIM\_OCInitTypeDef \*

TIM\_OCInitStruct)

Function Description Fills

Parameters

Fills each TIM\_OCInitStruct member with its default value.

• **TIM OCInitStruct**: pointer to a TIM OCInitTypeDef

structure which will be initialized.

468/584 DocID023800 Rev 1

Return values

- None.
- Notes
- None.

#### 22.2.12.11 TIM SelectOCxM

**Function Name** 

void TIM\_SelectOCxM ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_Channel, uint32\_t TIM\_OCMode)

Function Description

**Parameters** 

Selects the TIM Output Compare Mode.

- TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_Channel :** specifies the TIM Channel This parameter can be one of the following values:

```
    TIM_Channel_1: TIM Channel 1
    TIM_Channel_2: TIM Channel 2
    TIM_Channel_3: TIM Channel 3
    TIM_Channel_4: TIM Channel 4
```

- **TIM\_OCMode**: specifies the TIM Output Compare Mode. This parameter can be one of the following values:
  - TIM\_OCMode\_Timing:
     TIM\_OCMode\_Active:
     TIM\_OCMode\_Toggle:
     TIM\_OCMode\_PWM1:
     TIM\_OCMode\_PWM2:
  - TIM\_ForcedAction\_Active :
  - TIM\_ForcedAction\_InActive :TIM\_OCMode\_Retrigerrable\_OPM1 :
  - TIM\_OCMode\_Retrigerrable\_OPM2 :TIM\_OCMode\_Combined\_PWM1 :
  - TIM\_OCMode\_Combined\_PWM2:
  - TIM\_OCMode\_Asymmetric\_PWM1:TIM\_OCMode\_Asymmetric\_PWM2:

Return values

None.

Notes

 This function disables the selected channel before changing the Output Compare Mode. If needed, user has to enable this channel using TIM\_CCxCmd() and TIM\_CCxNCmd() functions.

## 22.2.12.12 TIM SetCompare1

**Function Name** void TIM\_SetCompare1 ( TIM\_TypeDef \* TIMx, uint32\_t Compare1)

**Function Description** 

Sets the TIMx Capture Compare1 Register value.

**Parameters** 

**TIMx:** where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

Compare1: specifies the Capture Compare1 register new

value.

Return values

None.

**Notes** 

None.

## 22.2.12.13 TIM\_SetCompare2

**Function Name** void TIM\_SetCompare2 ( TIM\_TypeDef \* TIMx, uint32\_t Compare2)

Function Description

Sets the TIMx Capture Compare2 Register value.

**Parameters** 

**TIMx:** where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

Compare2: specifies the Capture Compare2 register new value.

Return values

None.

Notes

None.

## 22.2.12.14 TIM\_SetCompare3

void TIM\_SetCompare3 ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name** Compare3)

**Function Description** 

Sets the TIMx Capture Compare3 Register value.

**Parameters** 

**TIMx:** where x can be 1, 2, 3, 4, 5 or 8 to select the TIM peripheral.

Compare3: specifies the Capture Compare3 register new

470/584 DocID023800 Rev 1 value.

Return values • None.

Notes • None.

## 22.2.12.15 TIM\_SetCompare4

Function Name void TIM\_SetCompare4 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare4)

Function Description Sets the TIMx Capture Compare4 Register value.

• TIMx: where x can be 1, 2, 3, 4, 5 or 8 to select the TIM

peripheral.

• Compare4: specifies the Capture Compare4 register new

value.

Return values • None.

Notes • None.

## 22.2.12.16 TIM\_SetCompare5

Function Name void TIM\_SetCompare5 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare5)

Function Description Sets the TIMx Capture Compare5 Register value.

Parameters • TIMx: where x can be 1 or 8 to select the TIM peripheral.

• **Compare5**: specifies the Capture Compare5 register new

value.

Return values • None.

Notes • None.

## 22.2.12.17 TIM SetCompare6

Function Name void TIM\_SetCompare6 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare6)

Function Description Sets the TIMx Capture Compare6 Register value.

Parameters • TIMx: where x can be 1 or 8 to select the TIM peripheral.

• Compare6 : specifies the Capture Compare5 register new

value.

Return values • None.

Notes • None.

## 22.2.12.18 TIM\_ForcedOC1Config

Function Name void TIM\_ForcedOC1Config ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_ForcedAction)

Function Description Fo

Parameters

Forces the TIMx output 1 waveform to active or inactive level.

TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

• **TIM\_ForcedAction:** specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:

TIM\_ForcedAction\_Active: Force active level on OC1REF

- TIM\_ForcedAction\_InActive: Force inactive level on

OC1REF.

Return values 

None.

Notes • None.

## 22.2.12.19 TIM\_ForcedOC2Config

Function Name void TIM\_ForcedOC2Config ( TIM\_TypeDef \* TIMx, uint16\_t

**TIM ForcedAction)** 

Function Description Forces the TIMx output 2 waveform to active or inactive level.

**Parameters** 

- TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_ForcedAction:** specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC2REF
  - TIM\_ForcedAction\_InActive: Force inactive level on OC2REF.

Return values

None.

Notes

None.

## 22.2.12.20 TIM\_ForcedOC3Config

Function Name void TIM\_ForcedOC3Config ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_ForcedAction)

Function Description
Parameters

Forces the TIMx output 3 waveform to active or inactive level.

- TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC3REF
  - TIM\_ForcedAction\_InActive: Force inactive level on OC3REF.

Return values

None.

Notes

• None.

## 22.2.12.21 TIM\_ForcedOC4Config

Function Name void TIM\_ForcedOC4Config ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_ForcedAction)

**Function Description** 

Forces the TIMx output 4 waveform to active or inactive level.

Parameters

• **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

DocID023800 Rev 1 473/584

- **TIM ForcedAction:** specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC4REF
  - TIM ForcedAction InActive: Force inactive level on OC4REF.

Return values

None.

Notes

None.

## 22.2.12.22 TIM\_ForcedOC5Config

**Function Name** void TIM\_ForcedOC5Config ( TIM\_TypeDef \* TIMx, uint16\_t **TIM\_ForcedAction**)

**Function Description Parameters** 

Forces the TIMx output 5 waveform to active or inactive level.

- **TIMx:** where x can be 1 or 8 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM ForcedAction Active: Force active level on OC5REF
  - TIM ForcedAction InActive: Force inactive level on OC5REF.

Return values

None.

Notes

None.

# 22.2.12.23 TIM\_ForcedOC6Config

**Function Name** void TIM\_ForcedOC6Config ( TIM\_TypeDef \* TIMx, uint16\_t **TIM\_ForcedAction**)

**Function Description** 

**Parameters** 

Forces the TIMx output 6 waveform to active or inactive level.

- **TIMx:** where x can be 1 or 8 to select the TIM peripheral.
- **TIM ForcedAction:** specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM ForcedAction Active: Force active level on

OC5REF

TIM\_ForcedAction\_InActive: Force inactive level on OC5REF.

Return values

- None.
- Notes None.

## 22.2.12.24 TIM OC1PreloadConfig

Function Name void TIM\_OC1PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR1.

• **TIMx**: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the

TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

– TIM\_OCPreload\_Enable :

– TIM\_OCPreload\_Disable :

Return values • None.

Notes • None.

## 22.2.12.25 TIM\_OC2PreloadConfig

Function Name void TIM\_OC2PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR2.

• TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM

peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

TIM OCPreload Enable:

- TIM\_OCPreload\_Disable :

Return values • None.

Notes • None.

DocID023800 Rev 1 475/584

## 22.2.12.26 TIM\_OC3PreloadConfig

Function Name void TIM\_OC3PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_OCPreload)

Tiw\_OCPreioad

Function Description Enables or disables the TIMx peripheral Preload register on

CCR3.

• TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM

peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

- TIM\_OCPreload\_Enable :

– TIM\_OCPreload\_Disable :

Return values • None.

Notes • None.

# 22.2.12.27 TIM\_OC4PreloadConfig

Function Name void TIM\_OC4PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR4.

Parameters • TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM

peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

– TIM\_OCPreload\_Enable :

- TIM\_OCPreload\_Disable :

Return values 

None.

Notes • None.

## 22.2.12.28 TIM\_OC5PreloadConfig

Function Name void TIM\_OC5PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPreload)

None.

Function Description Enables or disables the TIMx peripheral Preload register on

CCR5.

Parameters • TIMx: where x can be 1 or 8 to select the TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

- TIM\_OCPreload\_Enable :

– TIM\_OCPreload\_Disable :

Return values •

Notes • None.

## 22.2.12.29 TIM\_OC6PreloadConfig

Function Name void TIM\_OC6PreloadConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR6.

• **TIMx**: where x can be 1 or 8 to select the TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

– TIM\_OCPreload\_Enable :

- TIM OCPreload Disable:

Return values 

None.

Notes • None.

#### 22.2.12.30 TIM\_OC1FastConfig

Function Name void TIM\_OC1FastConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCFast)

Function Description Configures the TIMx Output Compare 1 Fast feature.

| dipose unicis (Tilvi) |   | CINTOOT                                                                                                                                                                                                                                                                                                                                             |
|-----------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters            | • | <ul> <li>TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.</li> <li>TIM_OCFast: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:</li> <li>TIM_OCFast_Enable: TIM output compare fast enable</li> <li>TIM_OCFast_Disable: TIM output compare fast disable</li> </ul> |
| Return values         | • | None.                                                                                                                                                                                                                                                                                                                                               |
| Notes                 | • | None.                                                                                                                                                                                                                                                                                                                                               |

# 22.2.12.31 TIM\_OC2FastConfig

| Function Name        | void TIM_OC2FastConfig ( <i>TIM_TypeDef</i> * TIMx, uint16_t TIM_OCFast)                                                                                                                                                                                                                                                                                        |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Configures the TIMx Output Compare 2 Fast feature.                                                                                                                                                                                                                                                                                                              |
| Parameters           | <ul> <li>TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.</li> <li>TIM_OCFast: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:         <ul> <li>TIM_OCFast_Enable: TIM output compare fast enable</li> <li>TIM_OCFast_Disable: TIM output compare fast disable</li> </ul> </li> </ul> |
| Return values        | None.                                                                                                                                                                                                                                                                                                                                                           |
| Notes                | None.                                                                                                                                                                                                                                                                                                                                                           |

# 22.2.12.32 TIM\_OC3FastConfig

| Function Name        | void TIM_OC3FastConfig( <i>TIM_TypeDef</i> * TIMx, uint16_t<br>TIM_OCFast)                                                                                                                                                                                                                                                                          |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Configures the TIMx Output Compare 3 Fast feature.                                                                                                                                                                                                                                                                                                  |
| Parameters           | <ul> <li>TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.</li> <li>TIM_OCFast: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:         <ul> <li>TIM_OCFast_Enable: TIM output compare fast enable</li> <li>TIM_OCFast_Disable: TIM output compare fast</li> </ul> </li> </ul> |

disable

Return values

- None.
- Notes
- None.

## 22.2.12.33 TIM\_OC4FastConfig

Function Name void TIM\_OC4FastConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM OCFast)

Function Description

**Parameters** 

Configures the TIMx Output Compare 4 Fast feature.

• **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

• **TIM\_OCFast**: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:

- TIM\_OCFast\_Enable: TIM output compare fast enable

- TIM\_OCFast\_Disable : TIM output compare fast

disable

Return values

None.

**Notes** 

None.

## 22.2.12.34 TIM\_ClearOC1Ref

Function Name void TIM\_ClearOC1Ref ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCClear)

**Function Description** 

Clears or safeguards the OCREF1 signal on an external event.

**Parameters** 

• **TIMx:** where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

TIM\_OCClear: new state of the Output Compare Clear Enable Bit. This parameter can be one of the following values:

TIM\_OCClear\_Enable: TIM Output clear enable
 TIM\_OCClear\_Disable: TIM Output clear disable

Return values •

Notes • None.

None.

## 22.2.12.35 TIM\_ClearOC2Ref

Function Name void TIM\_ClearOC2Ref ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_OCClear)

**Function Description** 

Clears or safeguards the OCREF2 signal on an external event.

Parameters

• **TIMx:** where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

• **TIM\_OCClear**: new state of the Output Compare Clear Enable Bit. This parameter can be one of the following values:

TIM\_OCClear\_Enable: TIM Output clear enable
 TIM\_OCClear\_Disable: TIM Output clear disable

Return values

None.

Notes

None.

## 22.2.12.36 TIM ClearOC3Ref

Function Name void TIM\_ClearOC3Ref ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCClear)

Function Description Clears or safeguards the OCREF3 signal on an external event.

Parameters

TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

• **TIM\_OCClear:** new state of the Output Compare Clear Enable Bit. This parameter can be one of the following values:

- TIM\_OCClear\_Enable : TIM Output clear enable

TIM\_OCClear\_Disable: TIM Output clear disable

Return values • None.

Notes • None.

#### 22.2.12.37 TIM ClearOC4Ref

void TIM\_ClearOC4Ref ( TIM\_TypeDef \* TIMx, uint16\_t **Function Name** TIM\_OCClear)

**Function Description** Clears or safeguards the OCREF4 signal on an external event.

**Parameters** TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM

> peripheral. TIM OCClear: new state of the Output Compare Clear

Enable Bit. This parameter can be one of the following values:

TIM\_OCClear\_Enable: TIM Output clear enable

TIM\_OCClear\_Disable: TIM Output clear disable

Return values

Notes None.

## 22.2.12.38 TIM\_ClearOC5Ref

void TIM\_ClearOC5Ref ( TIM\_TypeDef \* TIMx, uint16\_t **Function Name** 

TIM\_OCClear)

None.

**Function Description** 

Clears or safeguards the OCREF5 signal on an external event.

**Parameters** 

**TIMx**: where x can be 1 or 8 to select the TIM peripheral.

TIM\_OCClear: new state of the Output Compare Clear Enable Bit. This parameter can be one of the following values:

TIM OCClear Enable: TIM Output clear enable

TIM\_OCClear\_Disable: TIM Output clear disable

Return values

None.

**Notes** 

None.

## 22.2.12.39 TIM ClearOC6Ref

**Function Name** void TIM\_ClearOC6Ref ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCClear)

Clears or safeguards the OCREF6 signal on an external event. **Function Description** 

TIMx: where x can be 1 or 8 to select the TIM peripheral.
 TIM\_OCClear: new state of the Output Compare Clear Enable Bit. This parameter can be one of the following values:

 TIM\_OCClear\_Enable: TIM Output clear enable
 TIM\_OCClear\_Disable: TIM Output clear disable

Return values

None.

Notes

None.

## 22.2.12.40 TIM\_SelectOCREFClear

Function Name void TIM\_SelectOCREFClear ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_OCReferenceClear)

Function Description Selects the OCReference Clear source.

• TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

• **TIM\_OCReferenceClear**: specifies the OCReference Clear source. This parameter can be one of the following values:

 TIM\_OCReferenceClear\_ETRF: The internal OCreference clear input is connected to ETRF.

 TIM\_OCReferenceClear\_OCREFCLR: The internal OCreference clear input is connected to OCREF\_CLR input.

Return values • None.

Notes • None.

## 22.2.12.41 TIM\_OC1PolarityConfig

Function Name void TIM\_OC1PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM OCPolarity)

This\_OCF clarity

Function Description Configures the TIMx channel 1 polarity.

• TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

• **TIM\_OCPolarity:** specifies the OC1 Polarity This parameter can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high

- TIM OCPolarity Low: Output Compare active low

Return values • None.

Notes • None.

## 22.2.12.42 TIM\_OC1NPolarityConfig

Function Name

void TIM\_OC1NPolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t
TIM\_OCNPolarity)

Function Description

Parameters

TIMx: where x can be 1, 8, 15, 16 or 17 to select the TIM peripheral.

TIM\_OCNPolarity: specifies the OC1N Polarity This

parameter can be one of the following values:

TIM\_OCNPolarity\_High: Output Compare active high
 TIM\_OCNPolarity\_Low: Output Compare active low

Return values

None.

Notes

None.

## 22.2.12.43 TIM\_OC2PolarityConfig

Function Name void TIM\_OC2PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_OCPolarity)

Function Description Configures the TIMx channel 2 polarity.

Parameters

Cornigures the Thinx charmer 2 polarity.

TIMx: where x can be 1, 2, 3, 4 8 or 15 to select the TIM peripheral.

• **TIM\_OCPolarity:** specifies the OC2 Polarity This parameter can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high
 TIM\_OCPolarity\_Low: Output Compare active low

Return values

None.

Notes

None.

## 22.2.12.44 TIM OC2NPolarityConfig

void TIM\_OC2NPolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t **Function Name** 

TIM\_OCNPolarity)

**Function Description** Configures the TIMx Channel 2N polarity.

None.

**Parameters TIMx:** where x can be 1 or 8 to select the TIM peripheral.

> TIM OCNPolarity: specifies the OC2N Polarity This parameter can be one of the following values:

TIM\_OCNPolarity\_High: Output Compare active high

TIM\_OCNPolarity\_Low: Output Compare active low

Return values

Notes None.

## 22.2.12.45 TIM\_OC3PolarityConfig

**Function Name** void TIM\_OC3PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCPolarity)

**Function Description** Configures the TIMx channel 3 polarity.

**Parameters** TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM

peripheral.

TIM\_OCPolarity: specifies the OC3 Polarity This parameter

can be one of the following values:

TIM OCPolarity High: Output Compare active high

TIM\_OCPolarity\_Low: Output Compare active low

Return values None.

**Notes** None.

## 22.2.12.46 TIM\_OC3NPolarityConfig

**Function Name** void TIM\_OC3NPolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_OCNPolarity)

Configures the TIMx Channel 3N polarity. **Function Description** 

None.

## 22.2.12.47 TIM\_OC4PolarityConfig

**Notes** 

Function Name

void TIM\_OC4PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t
TIM\_OCPolarity)

Function Description

Parameters

• TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM
peripheral.

• TIM\_OCPolarity: specifies the OC4 Polarity This parameter
can be one of the following values:

- TIM\_OCPolarity\_High: Output Compare active high
- TIM\_OCPolarity\_Low: Output Compare active low

Return values • None.
Notes • None.

## 22.2.12.48 TIM\_OC5PolarityConfig

Function Name

void TIM\_OC5PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t
TIM\_OCPolarity)

Function Description

Parameters

• TIMx: where x can be 1 or 8 to select the TIM peripheral.
• TIM\_OCPolarity: specifies the OC5 Polarity This parameter
can be one of the following values:

- TIM\_OCPolarity\_High: Output Compare active high

- TIM\_OCPolarity\_Low: Output Compare active low

Return values

• None.

Notes

DocID023800 Rev 1 485/584

## 22.2.12.49 TIM\_OC6PolarityConfig

**Function Name** void TIM\_OC6PolarityConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_OCPolarity)

**Function Description** 

Configures the TIMx channel 6 polarity.

**Parameters** 

- **TIMx:** where x can be 1 or 8 to select the TIM peripheral.
- TIM\_OCPolarity: specifies the OC6 Polarity This parameter can be one of the following values:
  - TIM\_OCPolarity\_High: Output Compare active high
  - TIM\_OCPolarity\_Low: Output Compare active low

Return values

None.

**Notes** 

None.

## 22.2.12.50 TIM\_CCxCmd

**Function Name** void TIM CCxCmd ( TIM TypeDef \* TIMx, uint16 t TIM\_Channel, uint16\_t TIM\_CCx)

**Function Description** 

**Parameters** 

Enables or disables the TIM Capture Compare Channel x.

- **TIMx:** where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.
- TIM\_Channel: specifies the TIM Channel This parameter can be one of the following values:
  - TIM\_Channel\_1: TIM Channel 1
  - TIM\_Channel\_2: TIM Channel 2
  - TIM\_Channel\_3: TIM Channel 3
  - TIM Channel 4: TIM Channel 4
  - TIM\_Channel\_5: TIM Channel 5
  - TIM\_Channel\_6: TIM Channel 6
- **TIM\_CCx**: specifies the TIM Channel CCxE bit new state. This parameter can be: TIM CCx Enable or

TIM CCx Disable.

Return values

None.

Notes

None.

## 22.2.12.51 TIM\_CCxNCmd

Function Name void TIM\_CCxNCmd ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_Channel, uint16\_t TIM\_CCxN)

Function Description

Enables or disables the TIM Capture Compare Channel xN.

**Parameters** 

- **TIMx:** where x can be 1, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_Channel :** specifies the TIM Channel This parameter can be one of the following values:
  - TIM\_Channel\_1: TIM Channel 1
     TIM\_Channel\_2: TIM Channel 2
     TIM Channel 3: TIM Channel 3
- TIM\_CCxN: specifies the TIM Channel CCxNE bit new state. This parameter can be: TIM\_CCxN\_Enable or TIM\_CCxN\_Disable.

Return values

None.

**Notes** 

None.

## 22.2.13 Input Capture management functions

## 22.2.13.1 TIM\_ICInit

Function Name void TIM\_ICInit ( TIM\_TypeDef \* TIMx, TIM\_ICInitTypeDef \*

TIM\_ICInitStruct)

Function Description Initializes the TIM peripheral according to the specified

parameters in the TIM\_ICInitStruct.

• TIMx: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.

TIM\_ICInitStruct: pointer to a TIM\_ICInitTypeDef structure that contains the configuration information for the specified

TIM peripheral.

Return values • None.

Notes • None.

**477** 

## 22.2.13.2 TIM ICStructInit

Function Name void TIM\_ICStructInit ( TIM\_ICInitTypeDef \* TIM\_ICInitStruct)

**Function Description** 

Fills each TIM\_ICInitStruct member with its default value.

**Parameters** 

• **TIM\_ICInitStruct**: pointer to a TIM\_ICInitTypeDef structure which will be initialized.

Return values • None.

Notes • None.

## 22.2.13.3 TIM\_PWMIConfig

Function Name void TIM\_PWMIConfig ( TIM\_TypeDef \* TIMx,

TIM\_ICInitTypeDef \* TIM\_ICInitStruct)

Function Description Configures the TIM peripheral according to the specified

parameters in the TIM\_ICInitStruct to measure an external PWM

signal.

Parameters • TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM

peripheral.

• **TIM\_ICInitStruct**: pointer to a TIM\_ICInitTypeDef structure that contains the configuration information for the specified

TIM peripheral.

Return values • None.

Notes • None.

## 22.2.13.4 TIM GetCapture1

Function Name uint32\_t TIM\_GetCapture1 ( TIM\_TypeDef \* TIMx)

Function Description Gets the TIMx Input Capture 1 value.

• **TIMx**: where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the

TIM peripheral.

Return values • Capture Compare 1 Register value.

Notes • None.

## 22.2.13.5 TIM\_GetCapture2

Function Name uint32\_t TIM\_GetCapture2 ( TIM\_TypeDef \* TIMx)

Function Description Gets

Gets the TIMx Input Capture 2 value.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

Return values

Capture Compare 2 Register value.

Notes

None.

## 22.2.13.6 TIM\_GetCapture3

Function Name uint32\_t TIM\_GetCapture3 ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Input Capture 3 value.

**Parameters** 

**TIMx:** where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

Return values

• Capture Compare 3 Register value.

Notes

• None.

## 22.2.13.7 TIM\_GetCapture4

Function Name uint32\_t TIM\_GetCapture4 ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Input Capture 4 value.

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

Return values

Capture Compare 4 Register value.

**Notes** 

• None.

## 22.2.13.8 TIM\_SetIC1Prescaler

Function Name void TIM\_SetIC1Prescaler ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_ICPSC)

Function Description
Parameters

Sets the TIMx Input Capture 1 prescaler.

- **TIMx:** where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_ICPSC**: specifies the Input Capture1 prescaler new value. This parameter can be one of the following values:
  - TIM\_ICPSC\_DIV1: no prescaler
  - TIM\_ICPSC\_DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

Return values

None.

Notes

None.

## 22.2.13.9 TIM\_SetIC2Prescaler

Function Name void TIM\_SetIC2Prescaler ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_ICPSC)

Function Description
Parameters

Sets the TIMx Input Capture 2 prescaler.

- **TIMx**: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_ICPSC**: specifies the Input Capture2 prescaler new value. This parameter can be one of the following values:
  - TIM\_ICPSC\_DIV1: no prescaler
  - TIM\_ICPSC\_DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

Return values

None.

Notes

None.

490/584 DocID023800 Rev 1

## 22.2.13.10 TIM\_SetIC3Prescaler

void TIM\_SetIC3Prescaler ( TIM\_TypeDef \* TIMx, uint16\_t **Function Name** TIM ICPSC)

**Function Description** 

Sets the TIMx Input Capture 3 prescaler.

**Parameters** 

- **TIMx:** where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- **TIM ICPSC:** specifies the Input Capture3 prescaler new value. This parameter can be one of the following values:
  - TIM\_ICPSC\_DIV1: no prescaler
  - TIM\_ICPSC\_DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM ICPSC DIV8: capture is done once every 8 events

Return values

- None.
- **Notes**
- None.

## 22.2.13.11 TIM\_SetIC4Prescaler

**Function Name** void TIM\_SetIC4Prescaler ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_ICPSC)

**Function Description Parameters** 

Sets the TIMx Input Capture 4 prescaler.

- **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- TIM\_ICPSC: specifies the Input Capture4 prescaler new value. This parameter can be one of the following values:
  - TIM ICPSC DIV1: no prescaler
  - TIM ICPSC DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

Return values

None.

**Notes** 

None.

DocID023800 Rev 1

491/584

## 22.2.14 Advanced-control timers (TIM1, TIM8) specific features

## 22.2.14.1 TIM\_BDTRConfig

Function Name void TIM\_BDTRConfig ( TIM\_TypeDef \* TIMx, TIM\_BDTRInitTypeDef \* TIM\_BDTRInitStruct)

Function Description Configures the Break feature, dead time, Lock level, OSSI/OSSR

State and the AOE(automatic output enable).

Parameters • TIMx: where x can be 1, 8, 15, 16 or 17 to select the TIM

 TIM\_BDTRInitStruct: pointer to a TIM\_BDTRInitTypeDef structure that contains the BDTR Register configuration

information for the TIM peripheral.

Return values • None.

Notes • None.

# 22.2.14.2 TIM\_Break1Config

**Parameters** 

Function Name void TIM\_Break1Config ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_Break1Polarity, uint8\_t TIM\_Break1Filter)

Function Description Configures the Break1 feature.

unction bescription Configures the break reature

• **TIMx**: where x can be 1 or 8 to select the TIM

 TIM\_Break1Polarity: specifies the Break1 polarity. This parameter can be one of the following values:

TIM\_Break1Polarity\_Low: Break1 input is active low
 TIM\_Break1Polarity\_High: Break1 input is active high

• TIM\_Break1Filter: specifies the Break1 filter value. This parameter must be a value between 0x00 and 0x0F

parameter must be a value between 0x00 at

Return values

None.

Notes

None.

## 22.2.14.3 TIM Break2Config

Function Name void TIM\_Break2Config ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_Break2Polarity, uint8\_t TIM\_Break2Filter)

Function Description

cription Configures the Break2 feature.

**Parameters** 

TIMx: where x can be 1 or 8 to select the TIM

TIM\_Break2Polarity: specifies the Break2 polarity. This
 The following values:

parameter can be one of the following values:

TIM\_Break2Polarity\_Low: Break2 input is active low
 TIM\_Break2Polarity\_High: Break2 input is active high

• **TIM\_Break2Filter:** specifies the Break2 filter value. This parameter must be a value between 0x00 and 0x0F

Return values

None.

Notes

None.

#### 22.2.14.4 TIM Break1Cmd

Function Name void TIM\_Break1Cmd ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

**Function Description** 

Enables or disables the TIM Break1 input.

**Parameters** 

**TIMx:** where x can be 1, 8, 1, 16 or 17 to select the TIMx peripheral.

periprierai.

NewState: new state of the TIM Break1 input. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 22.2.14.5 TIM Break2Cmd

Function Name void TIM\_Break2Cmd ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

Function Description Enables or disables the TIM Break2 input.

| \ /           |   |                                                                                               |
|---------------|---|-----------------------------------------------------------------------------------------------|
| Parameters    | • | <b>TIMx</b> : where x can be 1 or 8 to select the TIMx peripheral.                            |
|               | • | <b>NewState:</b> new state of the TIM Break2 input. This parameter can be: ENABLE or DISABLE. |
| Return values | • | None.                                                                                         |
| Notes         | • | None.                                                                                         |

# 22.2.14.6 TIM\_BDTRStructInit

| Function Name        | void TIM_BDTRStructInit ( <i>TIM_BDTRInitTypeDef</i> * TIM_BDTRInitStruct)                          |
|----------------------|-----------------------------------------------------------------------------------------------------|
| Function Description | Fills each TIM_BDTRInitStruct member with its default value.                                        |
| Parameters           | • <b>TIM_BDTRInitStruct</b> : pointer to a TIM_BDTRInitTypeDef structure which will be initialized. |
| Return values        | None.                                                                                               |
| Notes                | None.                                                                                               |

# 22.2.14.7 TIM\_CtrlPWMOutputs

| Function Name        | void TIM_CtrlPWMOutputs ( TIM_TypeDef * TIMx, FunctionalState NewState)                                                                                                                               |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Function Description | Enables or disables the TIM peripheral Main Outputs.                                                                                                                                                  |  |
| Parameters           | <ul> <li>TIMx: where x can be 1, 8, 15, 16 or 17 to select the TIMx peripheral.</li> <li>NewState: new state of the TIM peripheral Main Outputs. This parameter can be: ENABLE or DISABLE.</li> </ul> |  |
| Return values        | None.                                                                                                                                                                                                 |  |
| Notes                | None.                                                                                                                                                                                                 |  |

## 22.2.14.8 TIM SelectCOM

Function Name void TIM\_SelectCOM ( TIM\_TypeDef \* TIMx, FunctionalState

NewState)

Function Description

Selects the TIM peripheral Commutation event.

**Parameters** 

TIMx: where x can be 1, 8, 15, 16 or 17 to select the TIMx

peripheral

NewState: new state of the Commutation event. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 22.2.14.9 TIM\_CCPreloadControl

Function Name void TIM\_CCPreloadControl ( TIM\_TypeDef \* TIMx,

FunctionalState NewState)

Function Description Sets or Resets the TIM peripheral Capture Compare Preload

Control bit.

Parameters • TIMx: where x can be 1 or 8 to select the TIMx peripheral

 NewState: new state of the Capture Compare Preload Control bit This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 22.2.15 Interrupts DMA and flags management functions

## 22.2.15.1 TIM\_ITConfig

Function Name void TIM\_ITConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_IT,

FunctionalState NewState)

Function Description Enables or disables the specified TIM interrupts.

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to

select the TIMx peripheral.

DocID023800 Rev 1 495/584

- TIM\_IT: specifies the TIM interrupts sources to be enabled or disabled. This parameter can be any combination of the following values:
  - TIM\_IT\_Update: TIM update Interrupt source
  - TIM IT CC1: TIM Capture Compare 1 Interrupt source
  - TIM\_IT\_CC2: TIM Capture Compare 2 Interrupt source
  - TIM\_IT\_CC3: TIM Capture Compare 3 Interrupt source
  - TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source
  - TIM\_IT\_COM: TIM Commutation Interrupt source
  - TIM IT Trigger: TIM Trigger Interrupt source
  - TIM IT Break: TIM Break Interrupt source

#### **Parameters**

 NewState: new state of the TIM interrupts. This parameter can be: ENABLE or DISABLE.

#### Return values

None.

#### **Notes**

- For TIM6 and TIM7 only the parameter TIM\_IT\_Update can be used
- For TIM9 and TIM12 only one of the following parameters can be used: TIM\_IT\_Update, TIM\_IT\_CC1, TIM\_IT\_CC2 or TIM\_IT\_Trigger.
- For TIM10, TIM11, TIM13 and TIM14 only one of the following parameters can be used: TIM\_IT\_Update or TIM\_IT\_CC1
- TIM\_IT\_COM and TIM\_IT\_Break can be used only with TIM1 and TIM8

## 22.2.15.2 TIM GenerateEvent

**Function Name** 

void TIM\_GenerateEvent ( TIM\_TypeDef \* TIMx, uint16\_t
TIM\_EventSource)

Function Description
Parameters

Configures the TIMx event to be generate by software.

- TIMx: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- TIM\_EventSource: specifies the event source. This parameter can be one or more of the following values:
  - TIM\_EventSource\_Update: Timer update Event source
    - TIM\_EventSource\_CC1: Timer Capture Compare 1
      Event source
    - TIM\_EventSource\_CC2: Timer Capture Compare 2
       Event source
    - TIM\_EventSource\_CC3: Timer Capture Compare 3
       Event source
    - TIM\_EventSource\_CC4: Timer Capture Compare 4
       Event source
    - TIM\_EventSource\_COM: Timer COM event source

- TIM\_EventSource\_Trigger: Timer Trigger Event source
- **TIM EventSource Break:** Timer Break event source

## Return values

#### Notes

- None.
- TIM6 and TIM7 can only generate an update event.
- TIM\_EventSource\_COM and TIM\_EventSource\_Break are used only with TIM1 and TIM8.

## 22.2.15.3 TIM\_GetFlagStatus

#### **Function Name**

# FlagStatus TIM\_GetFlagStatus ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_FLAG)

## Function Description

#### Parameters

Checks whether the specified TIM flag is set or not.

- **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_FLAG**: specifies the flag to check. This parameter can be one of the following values:
  - TIM FLAG Update: TIM update Flag
  - TIM FLAG CC1: TIM Capture Compare 1 Flag
  - TIM\_FLAG\_CC2: TIM Capture Compare 2 Flag
  - TIM\_FLAG\_CC3: TIM Capture Compare 3 Flag
  - TIM\_FLAG\_CC4: TIM Capture Compare 4 Flag
  - TIM\_FLAG\_CC5: TIM Capture Compare 5 Flag
  - TIM\_FLAG\_CC6: TIM Capture Compare 6 Flag
  - TIM\_FLAG\_COM: TIM Commutation Flag
  - TIM\_FLAG\_Trigger: TIM Trigger Flag
  - TIM\_FLAG\_Break: TIM Break Flag
  - TIM\_FLAG\_CC10F: TIM Capture Compare 1 over capture Flag
  - TIM\_FLAG\_CC2OF: TIM Capture Compare 2 over capture Flag
  - TIM\_FLAG\_CC3OF: TIM Capture Compare 3 over capture Flag
  - TIM\_FLAG\_CC4OF: TIM Capture Compare 4 over capture Flag

#### Return values

#### Notes

- The new state of TIM\_FLAG (SET or RESET).
- TIM6 and TIM7 can have only one update flag.
- TIM\_FLAG\_COM and TIM\_FLAG\_Break are used only with TIM1 and TIM8.

## 22.2.15.4 TIM ClearFlag

**Function Name** 

void TIM\_ClearFlag ( TIM\_TypeDef \* TIMx, uint16\_t
TIM\_FLAG)

Function Description

**Parameters** 

Clears the TIMx's pending flags.

- **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_FLAG**: specifies the flag bit to clear. This parameter can be any combination of the following values:
  - TIM\_FLAG\_Update: TIM update Flag
  - TIM\_FLAG\_CC1: TIM Capture Compare 1 Flag
  - TIM\_FLAG\_CC2: TIM Capture Compare 2 Flag
  - TIM\_FLAG\_CC3: TIM Capture Compare 3 Flag
  - TIM\_FLAG\_CC4: TIM Capture Compare 4 Flag
  - TIM\_FLAG\_CC5: TIM Capture Compare 5 Flag
     TIM\_FLAG\_CC6: TIM Capture Compare 6 Flag
  - TIM FLAG COM: TIM Commutation Flag
  - TIM FLAG Trigger: TIM Trigger Flag
  - TIM\_FLAG\_Break : TIM Break Flag
  - TIM\_FLAG\_CC10F: TIM Capture Compare 1 over capture Flag
  - TIM\_FLAG\_CC2OF: TIM Capture Compare 2 over capture Flag
  - TIM\_FLAG\_CC3OF: TIM Capture Compare 3 over capture Flag
  - TIM\_FLAG\_CC4OF: TIM Capture Compare 4 over capture Flag

Return values

Notes

- None.
- TIM6 and TIM7 can have only one update flag.
- TIM\_FLAG\_COM and TIM\_FLAG\_Break are used only with TIM1 and TIM8.

## 22.2.15.5 TIM\_GetITStatus

**Function Name** 

ITStatus TIM\_GetITStatus ( *TIM\_TypeDef* \* TIMx, uint16\_t TIM\_IT)

**Function Description** 

Parameters

Checks whether the TIM interrupt has occurred or not.

- **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_IT:** specifies the TIM interrupt source to check. This parameter can be one of the following values:

TIM IT Update: TIM update Interrupt source TIM IT CC1: TIM Capture Compare 1 Interrupt source TIM IT CC2: TIM Capture Compare 2 Interrupt source TIM IT CC3: TIM Capture Compare 3 Interrupt source TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source TIM\_IT\_COM: TIM Commutation Interrupt source TIM\_IT\_Trigger: TIM Trigger Interrupt source TIM\_IT\_Break: TIM Break Interrupt source The new state of the TIM\_IT(SET or RESET). TIM6 and TIM7 can generate only an update interrupt. TIM\_IT\_COM and TIM\_IT\_Break are used only with TIM1 and

Return values

Notes

TIM8.

## 22.2.15.6 TIM\_ClearITPendingBit

**Function Name** void TIM\_ClearITPendingBit ( TIM\_TypeDef \* TIMx, uint16\_t TIM IT) **Function Description** Clears the TIMx's interrupt pending bits. **Parameters** 

- **TIMx:** where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.
- **TIM\_IT:** specifies the pending bit to clear. This parameter can be any combination of the following values:
  - TIM\_IT\_Update: TIM1 update Interrupt source
  - TIM IT CC1: TIM Capture Compare 1 Interrupt source
  - TIM\_IT\_CC2: TIM Capture Compare 2 Interrupt source
  - TIM\_IT\_CC3: TIM Capture Compare 3 Interrupt source
  - TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source
  - TIM IT COM: TIM Commutation Interrupt source
  - **TIM IT Trigger:** TIM Trigger Interrupt source TIM\_IT\_Break: TIM Break Interrupt source
- Return values

**Notes** 

- None.
- TIM6 and TIM7 can generate only an update interrupt.
- TIM\_IT\_COM and TIM\_IT\_Break are used only with TIM1 and TIM8.

## 22.2.15.7 TIM\_DMAConfig

Function Name void TIM\_DMAConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_DMABase, uint16\_t TIM\_DMABurstLength)

Function Description

**Parameters** 

Configures the TIMx's DMA interface.

- **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- **TIM\_DMABase**: DMA Base address. This parameter can be one of the following values:
  - TIM\_DMABase\_CR1:
  - TIM\_DMABase\_CR2 :
  - TIM DMABase SMCR:
  - TIM\_DMABase\_DIER :
  - TIM1\_DMABase\_SR:TIM DMABase EGR:
  - TIM DMABase CCMR1:
  - TIM DMA Page CCMP2
  - TIM\_DMABase\_CCMR2:TIM\_DMABase\_CCER:
  - TIM\_DMABase\_CNT:
  - TIM DMABase PSC:
  - TIM\_DMABase\_ARR :
  - TIM\_DMABase\_RCR:
  - TIM\_DMABase\_CCR1 :
  - TIM\_DMABase\_CCR2 :
  - TIM\_DMABase\_CCR3 :
  - TIM\_DMABase\_CCR4:
  - TIM\_DMABase\_BDTR: - TIM\_DMABase\_DCR:
- **TIM\_DMABurstLength**: DMA Burst length. This parameter can be one value between: TIM\_DMABurstLength\_1Transfer and TIM\_DMABurstLength\_18Transfers.

#### Return values

None.

Notes

None.

#### 22.2.15.8 TIM DMACmd

Function Name void TIM\_DMACmd ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_DMASource, FunctionalState NewState)

**Function Description** 

**Parameters** 

Enables or disables the TIMx's DMA Requests.

• **TIMx**: where x can be 1, 2, 3, 4, 6, 7, 8, 15, 16 or 17 to select the TIM peripheral.

500/584 DocID023800 Rev 1

- **TIM\_DMASource:** specifies the DMA Request sources. This parameter can be any combination of the following values:
  - TIM\_DMA\_Update: TIM update Interrupt source
  - TIM\_DMA\_CC1: TIM Capture Compare 1 DMA source
  - TIM\_DMA\_CC2: TIM Capture Compare 2 DMA source
  - TIM\_DMA\_CC3: TIM Capture Compare 3 DMA source
  - TIM\_DMA\_CC4: TIM Capture Compare 4 DMA source
  - TIM\_DMA\_COM: TIM Commutation DMA source
  - TIM\_DMA\_Trigger: TIM Trigger DMA source
- **NewState:** new state of the DMA Request sources. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 22.2.15.9 TIM SelectCCDMA

Function Name void TIM\_SelectCCDMA ( TIM\_TypeDef \* TIMx,

FunctionalState NewState)

**Function Description** 

Selects the TIMx peripheral Capture Compare DMA source.

**Parameters** 

- **TIMx:** where x can be 1, 2, 3, 4, 8, 15, 16 or 17 to select the TIM peripheral.
- **NewState:** new state of the Capture Compare DMA source This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 22.2.16 Clock management functions

## 22.2.16.1 TIM\_InternalClockConfig

Function Name void TIM\_InternalClockConfig ( TIM\_TypeDef \* TIMx)

**Function Description** 

Configures the TIMx internal Clock.

**Parameters** 

• **TIMx:** where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

Return values

None.

**Notes** 

None.

DocID023800 Rev 1 501/584

## 22.2.16.2 TIM\_ITRxExternalClockConfig

Function Name void TIM\_ITRxExternalClockConfig ( TIM\_TypeDef \* TIMx, uint16 t TIM InputTriggerSource)

**Function Description** 

Configures the TIMx Internal Trigger as External Clock.

**Parameters** 

- TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_InputTriggerSource**: Trigger source. This parameter can be one of the following values:

TIM\_TS\_ITR0: Internal Trigger 0
 TIM\_TS\_ITR1: Internal Trigger 1
 TIM\_TS\_ITR2: Internal Trigger 2
 TIM\_TS\_ITR3: Internal Trigger 3

Return values

None.

Notes

None.

## 22.2.16.3 TIM TIxExternalClockConfig

Function Name

void TIM\_TIXExternalClockConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_TIXExternalCLKSource, uint16\_t TIM\_ICPolarity, uint16\_t ICFilter)

**Function Description** 

Parameters

Configures the TIMx Trigger as External Clock.

- **TIMx:** where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_TIXExternalCLKSource**: Trigger source. This parameter can be one of the following values:
  - TIM\_TIxExternalCLK1Source\_TI1ED: TI1 Edge Detector
  - TIM\_TIxExternalCLK1Source\_TI1: Filtered Timer Input 1
  - TIM\_TIxExternalCLK1Source\_TI2: Filtered Timer Input 2
- TIM\_ICPolarity: specifies the TIx Polarity. This parameter can be one of the following values:
  - TIM\_ICPolarity\_Rising:
  - TIM\_ICPolarity\_Falling :
- ICFilter: specifies the filter value. This parameter must be a

502/584 DocID023800 Rev 1

value between 0x0 and 0xF.

Return values

- None.
- Notes
- None.

## 22.2.16.4 TIM\_ETRClockMode1Config

Function Name void TIM ETRClockMode1Config ( TIM TypeDef \* TIMx,

uint16\_t TIM\_ExtTRGPrescaler, uint16\_t TIM\_ExtTRGPolarity,

uint16\_t ExtTRGFilter)

Function Description

**Parameters** 

Configures the External clock Mode1.

TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

**TIM\_ExtTRGPrescaler**: The external Trigger Prescaler.

This parameter can be one of the following values:

- TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.

- TIM\_ExtTRGPSC\_DIV2: ETRP frequency divided by 2.

TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.

TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.

• **TIM\_ExtTRGPolarity**: The external Trigger Polarity. This parameter can be one of the following values:

TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.

- TIM\_ExtTRGPolarity\_NonInverted: active high or

rising edge active. **ExtTRGFilter:** External Trigger Filter. This parameter must

be a value between 0x00 and 0x0F

Return values

None.

Notes

None.

## 22.2.16.5 TIM\_ETRClockMode2Config

Function Name void TIM\_ETRClockMode2Config ( TIM\_TypeDef \* TIMx,

uint16\_t TIM\_ExtTRGPrescaler, uint16\_t TIM\_ExtTRGPolarity,

uint16\_t ExtTRGFilter)

**Function Description** 

Configures the External clock Mode2.

Parameters

• TIMx: where x can be 1, 2, 3, 4 or 8 to select the TIM

DocID023800 Rev 1 503/584

peripheral.

- **TIM\_ExtTRGPrescaler**: The external Trigger Prescaler. This parameter can be one of the following values:
  - TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.
  - TIM ExtTRGPSC DIV2: ETRP frequency divided by 2.
  - TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.
  - TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.
- TIM\_ExtTRGPolarity: The external Trigger Polarity. This parameter can be one of the following values:
  - TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.
  - TIM\_ExtTRGPolarity\_NonInverted: active high or rising edge active.
- ExtTRGFilter: External Trigger Filter. This parameter must be a value between 0x00 and 0x0F

Return values

None.

Notes

None.

## 22.2.17 Synchronization management functions

## 22.2.17.1 TIM\_SelectInputTrigger

Function Name void TIM\_SelectInputTrigger ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_InputTriggerSource)

**Function Description** 

Selects the Input Trigger source.

**Parameters** 

- TIMx: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_InputTriggerSource**: The Input Trigger source. This parameter can be one of the following values:
  - TIM\_TS\_ITR0: Internal Trigger 0
  - TIM\_TS\_ITR1: Internal Trigger 1
  - TIM\_TS\_ITR2: Internal Trigger 2
  - TIM TS ITR3: Internal Trigger 3
  - TIM\_TS\_TI1F\_ED: TI1 Edge Detector
  - TIM\_TS\_TI1FP1: Filtered Timer Input 1
  - TIM\_TS\_TI2FP2: Filtered Timer Input 2
  - TIM\_TS\_ETRF: External Trigger input

Return values

None.

Notes

None.

## 22.2.17.2 TIM SelectOutputTrigger

Function Name void TIM\_SelectOutputTrigger ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_TRGOSource)

**Function Description** 

Selects the TIMx Trigger Output Mode.

**Parameters** 

**TIMx:** where x can be 1, 2, 3, 4, 5, 6, 7, 8 or 15 to select the TIM peripheral.

• **TIM\_TRGOSource :** specifies the Trigger Output source. This parameter can be one of the following values:

**Notes** 

None.

## 22.2.17.3 TIM\_SelectOutputTrigger2

Function Name void TIM\_SelectOutputTrigger2 ( TIM\_TypeDef \* TIMx,

uint32\_t TIM\_TRGO2Source)

**Function Description** 

Selects the TIMx Trigger Output Mode2 (TRGO2).

**Parameters** 

Notes

• **TIMx**: where x can be 1 or 8 to select the TIM peripheral.

• **TIM\_TRGO2Source**: specifies the Trigger Output source. This parameter can be one of the following values:

None.

## 22.2.17.4 TIM\_SelectSlaveMode

Function Name void TIM\_SelectSlaveMode ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_SlaveMode)

**Function Description** 

Selects the TIMx Slave Mode.

Parameters

• **TIMx**: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

TIM\_SlaveMode: specifies the Timer Slave Mode. This parameter can be one of the following values:

 TIM\_SlaveMode\_Reset: Rising edge of the selected trigger signal(TRGI) reinitialize the counter and triggers an update of the registers

- TIM\_SlaveMode\_Gated: The counter clock is enabled

DocID023800 Rev 1

505/584

when the trigger signal (TRGI) is high

- TIM\_SlaveMode\_Trigger: The counter starts at a rising edge of the trigger TRGI
- TIM\_SlaveMode\_External1: Rising edges of the selected trigger (TRGI) clock the counter
- TIM\_SlaveMode\_Combined\_ResetTrigger: Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.

Return values

None.

Notes

None.

#### 22.2.17.5 TIM\_SelectMasterSlaveMode

Function Name void TIM\_SelectMasterSlaveMode ( TIM\_TypeDef \* TIMx,

uint16\_t TIM\_MasterSlaveMode)

Function Description

Sets or Resets the TIMx Master/Slave Mode.

Parameters

- **TIMx**: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.
- **TIM\_MasterSlaveMode:** specifies the Timer Master Slave Mode. This parameter can be one of the following values:
  - TIM\_MasterSlaveMode\_Enable: synchronization between the current timer and its slaves (through TRGO)
  - TIM\_MasterSlaveMode\_Disable : No action

Return values

None.

Notes

None.

## 22.2.17.6 TIM\_ETRConfig

Function Name void TIM\_ETRConfig ( TIM\_TypeDef \* TIMx, uint16\_t

TIM\_ExtTRGPrescaler, uint16\_t TIM\_ExtTRGPolarity, uint16\_t

ExtTRGFilter)

**Function Description** 

Configures the TIMx External Trigger (ETR).

**Parameters** 

• **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.

• TIM\_ExtTRGPrescaler: The external Trigger Prescaler.

506/584 DocID023800 Rev 1

This parameter can be one of the following values:

- TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.
- TIM\_ExtTRGPSC\_DIV2: ETRP frequency divided by 2.
- TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.
- TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.
- TIM\_ExtTRGPolarity: The external Trigger Polarity. This parameter can be one of the following values:
  - TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.
  - TIM\_ExtTRGPolarity\_NonInverted: active high or rising edge active.
- ExtTRGFilter: External Trigger Filter. This parameter must be a value between 0x00 and 0x0F

Return values

None.

**Notes** 

None.

## 22.2.18 Specific interface management functions

## 22.2.18.1 TIM\_EncoderInterfaceConfig

**Function Name** 

void TIM\_EncoderInterfaceConfig ( *TIM\_TypeDef* \* TIMx, uint16\_t TIM\_EncoderMode, uint16\_t TIM\_IC1Polarity, uint16\_t TIM\_IC2Polarity)

#### **Function Description**

'

**Parameters** 

Configures the TIMx Encoder Interface.

- **TIMx**: where x can be 1, 2, 3, 4 or 8 to select the TIM peripheral.
- TIM\_EncoderMode: specifies the TIMx Encoder Mode. This parameter can be one of the following values:
  - TIM\_EncoderMode\_TI1: Counter counts on TI1FP1 edge depending on TI2FP2 level.
  - TIM\_EncoderMode\_TI2: Counter counts on TI2FP2 edge depending on TI1FP1 level.
  - TIM\_EncoderMode\_TI12: Counter counts on both TI1FP1 and TI2FP2 edges depending on the level of the other input.
- **TIM\_IC1Polarity**: specifies the IC1 Polarity This parameter can be one of the following values:
  - TIM\_ICPolarity\_Falling: IC Falling edge.
  - TIM\_ICPolarity\_Rising: IC Rising edge.
- TIM\_IC2Polarity: specifies the IC2 Polarity This parameter can be one of the following values:
  - TIM\_ICPolarity\_Falling: IC Falling edge.
  - TIM\_ICPolarity\_Rising: IC Rising edge.

Return values

None.

Notes

None.

#### 22.2.18.2 TIM\_SelectHallSensor

Function Name void TIM\_SelectHallSensor ( TIM\_TypeDef \* TIMx,

FunctionalState NewState)

Function Description Enables or disables the TIMx's Hall sensor interface.

• **TIMx**: where x can be 1, 2, 3, 4, 8 or 15 to select the TIM peripheral.

• **NewState**: new state of the TIMx Hall sensor interface. This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

## 22.2.19 Specific remapping management functions

## 22.2.19.1 TIM\_RemapConfig

Function Name void TIM\_RemapConfig ( TIM\_TypeDef \* TIMx, uint16\_t TIM\_Remap)

Function Description
Parameters

Configures the TIM16 Remapping input Capabilities.

- **TIMx**: where x can be 1, 8 or 16 to select the TIM peripheral.
- **TIM\_Remap**: specifies the TIM input reampping source. This parameter can be one of the following values:
  - TIM16\_GPIO: TIM16 Channel 1 is connected to GPIO.
  - TIM16\_RTC\_CLK: TIM16 Channel 1 is connected to RTC input clock.
  - TIM16\_HSE\_DIV32: TIM16 Channel 1 is connected to HSE/32 clock.
  - TIM16\_MCO: TIM16 Channel 1 is connected to MCO clock.
  - TIM1\_ADC1\_AWDG1: TIM1 ETR is connected to ADC1 AWDG1.
  - TIM1\_ADC1\_AWDG2: TIM1 ETR is connected to ADC1 AWDG2.
  - TIM1\_ADC1\_AWDG3: TIM1 ETR is connected to ADC1 AWDG3.

- TIM1\_ADC4\_AWDG1: TIM1 ETR is connected to ADC4 AWDG1.
- TIM1\_ADC4\_AWDG2: TIM1 ETR is connected to ADC4 AWDG2.
- TIM1\_ADC4\_AWDG3: TIM1 ETR is connected to ADC4 AWDG3.
- TIM8\_ADC2\_AWDG1: TIM8 ETR is connected to ADC2 AWDG1.
- TIM8\_ADC2\_AWDG2: TIM8 ETR is connected to ADC2 AWDG2.
- TIM8\_ADC2\_AWDG3: TIM8 ETR is connected to ADC2 AWDG3.
- TIM8\_ADC4\_AWDG1: TIM8 ETR is connected to ADC4 AWDG1.
- TIM8\_ADC4\_AWDG2: TIM8 ETR is connected to ADC4 AWDG2.
- TIM8\_ADC4\_AWDG3: TIM8 ETR is connected to ADC4 AWDG3.

Return values • : None

Notes • None.

## 22.3 TIM Firmware driver defines

#### 22.3.1 TIM

TIM

#### TIM\_AOE\_Bit\_Set\_Reset

- #define: TIM\_AutomaticOutput\_Enable ((uint16\_t)0x4000)
- #define: TIM\_AutomaticOutput\_Disable ((uint16\_t)0x0000)

## TIM\_Break1\_Input\_enable\_disable

- #define: *TIM\_Break1\_Enable* ((uint32\_t)0x00001000)
- #define: TIM\_Break1\_Disable ((uint32\_t)0x00000000)

## TIM\_Break1\_Polarity

- #define: TIM\_Break1Polarity\_Low ((uint32\_t)0x00000000)
- #define: TIM\_Break1Polarity\_High ((uint32\_t)0x00002000)

## TIM\_Break2\_Input\_enable\_disable

- #define: *TIM\_Break2\_Enable* ((uint32\_t)0x01000000)
- #define: *TIM\_Break2\_Disable ((uint32\_t)0x00000000)*

#### TIM Break2 Polarity

- #define: TIM\_Break2Polarity\_Low ((uint32\_t)0x00000000)
- #define: TIM\_Break2Polarity\_High ((uint32\_t)0x02000000)

#### TIM\_Break\_Input\_enable\_disable

- #define: TIM\_Break\_Enable ((uint16\_t)0x1000)
- #define: TIM\_Break\_Disable ((uint16\_t)0x0000)

#### TIM\_Break\_Polarity

- #define: TIM\_BreakPolarity\_Low ((uint16\_t)0x0000)
- #define: TIM\_BreakPolarity\_High ((uint16\_t)0x2000)

## TIM\_Capture\_Compare\_N\_State

• #define: TIM\_CCxN\_Enable ((uint16\_t)0x0004)

• #define: TIM\_CCxN\_Disable ((uint16\_t)0x0000)

## TIM\_Capture\_Compare\_State

- #define: TIM\_CCx\_Enable ((uint16\_t)0x0001)
- #define: TIM\_CCx\_Disable ((uint16\_t)0x0000)

## TIM\_Channel

- #define: *TIM\_Channel\_1 ((uint16\_t)0x0000)*
- #define: *TIM\_Channel\_2* ((uint16\_t)0x0004)
- #define: *TIM\_Channel\_3 ((uint16\_t)0x0008)*
- #define: TIM\_Channel\_4 ((uint16\_t)0x000C)
- #define: *TIM\_Channel\_5* ((uint16\_t)0x0010)
- #define: *TIM\_Channel\_6 ((uint16\_t)0x0014)*

## TIM\_Clock\_Division\_CKD

- #define: *TIM\_CKD\_DIV1* ((uint16\_t)0x0000)
- #define: *TIM\_CKD\_DIV2* ((uint16\_t)0x0100)

• #define: TIM\_CKD\_DIV4 ((uint16\_t)0x0200)

## TIM\_Counter\_Mode

- #define: TIM\_CounterMode\_Up ((uint16\_t)0x0000)
- #define: TIM\_CounterMode\_Down ((uint16\_t)0x0010)
- #define: TIM\_CounterMode\_CenterAligned1 ((uint16\_t)0x0020)
- #define: TIM\_CounterMode\_CenterAligned2 ((uint16\_t)0x0040)
- #define: TIM\_CounterMode\_CenterAligned3 ((uint16\_t)0x0060)

#### TIM\_DMA\_Base\_address

- #define: TIM\_DMABase\_CR1 ((uint16\_t)0x0000)
- #define: TIM\_DMABase\_CR2 ((uint16\_t)0x0001)
- #define: TIM\_DMABase\_SMCR ((uint16\_t)0x0002)
- #define: TIM\_DMABase\_DIER ((uint16\_t)0x0003)
- #define: TIM\_DMABase\_SR ((uint16\_t)0x0004)

- #define: TIM\_DMABase\_EGR ((uint16\_t)0x0005)
- #define: TIM\_DMABase\_CCMR1 ((uint16\_t)0x0006)
- #define: TIM\_DMABase\_CCMR2 ((uint16\_t)0x0007)
- #define: TIM\_DMABase\_CCER ((uint16\_t)0x0008)
- #define: TIM\_DMABase\_CNT ((uint16\_t)0x0009)
- #define: TIM\_DMABase\_PSC ((uint16\_t)0x000A)
- #define: TIM\_DMABase\_ARR ((uint16\_t)0x000B)
- #define: TIM\_DMABase\_RCR ((uint16\_t)0x000C)
- #define: TIM\_DMABase\_CCR1 ((uint16\_t)0x000D)
- #define: TIM\_DMABase\_CCR2 ((uint16\_t)0x000E)
- #define: TIM\_DMABase\_CCR3 ((uint16\_t)0x000F)
- #define: TIM\_DMABase\_CCR4 ((uint16\_t)0x0010)

- #define: TIM\_DMABase\_BDTR ((uint16\_t)0x0011)
- #define: TIM\_DMABase\_DCR ((uint16\_t)0x0012)
- #define: TIM\_DMABase\_OR ((uint16\_t)0x0013)
- #define: TIM\_DMABase\_CCMR3 ((uint16\_t)0x0014)
- #define: TIM\_DMABase\_CCR5 ((uint16\_t)0x0015)
- #define: TIM\_DMABase\_CCR6 ((uint16\_t)0x0016)

#### TIM\_DMA\_Burst\_Length

- #define: TIM\_DMABurstLength\_1Transfer ((uint16\_t)0x0000)
- #define: TIM\_DMABurstLength\_2Transfers ((uint16\_t)0x0100)
- #define: TIM\_DMABurstLength\_3Transfers ((uint16\_t)0x0200)
- #define: TIM\_DMABurstLength\_4Transfers ((uint16\_t)0x0300)
- #define: TIM\_DMABurstLength\_5Transfers ((uint16\_t)0x0400)
- #define: TIM\_DMABurstLength\_6Transfers ((uint16\_t)0x0500)

- #define: TIM\_DMABurstLength\_7Transfers ((uint16\_t)0x0600)
- #define: TIM\_DMABurstLength\_8Transfers ((uint16\_t)0x0700)
- #define: TIM\_DMABurstLength\_9Transfers ((uint16\_t)0x0800)
- #define: TIM\_DMABurstLength\_10Transfers ((uint16\_t)0x0900)
- #define: TIM\_DMABurstLength\_11Transfers ((uint16\_t)0x0A00)
- #define: TIM\_DMABurstLength\_12Transfers ((uint16\_t)0x0B00)
- #define: TIM\_DMABurstLength\_13Transfers ((uint16\_t)0x0C00)
- #define: TIM\_DMABurstLength\_14Transfers ((uint16\_t)0x0D00)
- #define: TIM\_DMABurstLength\_15Transfers ((uint16\_t)0x0E00)
- #define: TIM\_DMABurstLength\_16Transfers ((uint16\_t)0x0F00)
- #define: TIM\_DMABurstLength\_17Transfers ((uint16\_t)0x1000)
- #define: TIM\_DMABurstLength\_18Transfers ((uint16\_t)0x1100)

## TIM\_DMA\_sources

- #define: TIM\_DMA\_Update ((uint16\_t)0x0100)
- #define: *TIM\_DMA\_CC1 ((uint16\_t)0x0200)*
- #define: *TIM\_DMA\_CC2 ((uint16\_t)0x0400)*
- #define: *TIM\_DMA\_CC3 ((uint16\_t)0x0800)*
- #define: *TIM\_DMA\_CC4 ((uint16\_t)0x1000)*
- #define: *TIM\_DMA\_COM ((uint16\_t)0x2000)*
- #define: TIM\_DMA\_Trigger ((uint16\_t)0x4000)

## TIM\_Encoder\_Mode

- #define: TIM\_EncoderMode\_TI1 ((uint16\_t)0x0001)
- #define: TIM\_EncoderMode\_TI2 ((uint16\_t)0x0002)
- #define: TIM\_EncoderMode\_TI12 ((uint16\_t)0x0003)

#### TIM\_Event\_Source

#define: TIM\_EventSource\_Update ((uint16\_t)0x0001)

- #define: TIM\_EventSource\_CC1 ((uint16\_t)0x0002)
- #define: TIM\_EventSource\_CC2 ((uint16\_t)0x0004)
- #define: TIM\_EventSource\_CC3 ((uint16\_t)0x0008)
- #define: TIM\_EventSource\_CC4 ((uint16\_t)0x0010)
- #define: TIM\_EventSource\_COM ((uint16\_t)0x0020)
- #define: TIM\_EventSource\_Trigger ((uint16\_t)0x0040)
- #define: TIM\_EventSource\_Break ((uint16\_t)0x0080)
- #define: TIM\_EventSource\_Break2 ((uint16\_t)0x0100)

## TIM\_External\_Trigger\_Polarity

- #define: TIM\_ExtTRGPolarity\_Inverted ((uint16\_t)0x8000)
- #define: TIM\_ExtTRGPolarity\_NonInverted ((uint16\_t)0x0000)

#### TIM\_External\_Trigger\_Prescaler

• #define: TIM\_ExtTRGPSC\_OFF ((uint16\_t)0x0000)

- #define: TIM\_ExtTRGPSC\_DIV2 ((uint16\_t)0x1000)
- #define: TIM\_ExtTRGPSC\_DIV4 ((uint16\_t)0x2000)
- #define: TIM\_ExtTRGPSC\_DIV8 ((uint16\_t)0x3000)

## TIM\_Flags

- #define: TIM\_FLAG\_Update ((uint32\_t)0x00001)
- #define: *TIM\_FLAG\_CC1 ((uint32\_t)0x00002)*
- #define: *TIM\_FLAG\_CC2 ((uint32\_t)0x00004)*
- #define: *TIM\_FLAG\_CC3 ((uint32\_t)0x00008)*
- #define: *TIM\_FLAG\_CC4 ((uint32\_t)0x00010)*
- #define: TIM\_FLAG\_COM ((uint32\_t)0x00020)
- #define: TIM\_FLAG\_Trigger ((uint32\_t)0x00040)
- #define: TIM\_FLAG\_Break ((uint32\_t)0x00080)
- #define: TIM\_FLAG\_Break2 ((uint32\_t)0x00100)

- #define: TIM\_FLAG\_CC1OF ((uint32\_t)0x00200)
- #define: *TIM\_FLAG\_CC2OF ((uint32\_t)0x00400)*
- #define: *TIM\_FLAG\_CC3OF ((uint32\_t)0x00800)*
- #define: TIM\_FLAG\_CC4OF ((uint32\_t)0x01000)
- #define: *TIM\_FLAG\_CC5 ((uint32\_t)0x10000)*
- #define: *TIM\_FLAG\_CC6 ((uint32\_t)0x20000)*

#### TIM\_Forced\_Action

- #define: TIM\_ForcedAction\_Active ((uint16\_t)0x0050)
- #define: TIM\_ForcedAction\_InActive ((uint16\_t)0x0040)

#### TIM\_Input\_Capture\_Polarity

- #define: TIM\_ICPolarity\_Rising ((uint16\_t)0x0000)
- #define: TIM\_ICPolarity\_Falling ((uint16\_t)0x0002)
- #define: TIM\_ICPolarity\_BothEdge ((uint16\_t)0x000A)

#### TIM\_Input\_Capture\_Prescaler

• #define: TIM\_ICPSC\_DIV1 ((uint16\_t)0x0000)

Capture performed each time an edge is detected on the capture input.

• #define: *TIM\_ICPSC\_DIV2* ((uint16\_t)0x0004)

Capture performed once every 2 events.

#define: TIM ICPSC DIV4 ((uint16 t)0x0008)

Capture performed once every 4 events.

#define: TIM\_ICPSC\_DIV8 ((uint16\_t)0x000C)

Capture performed once every 8 events.

## TIM\_Input\_Capture\_Selection

#define: TIM\_ICSelection\_DirectTl ((uint16\_t)0x0001)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC1, IC2, IC3 or IC4, respectively

• #define: TIM\_ICSelection\_IndirectTl ((uint16\_t)0x0002)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC2, IC1, IC4 or IC3, respectively.

#define: TIM\_ICSelection\_TRC ((uint16\_t)0x0003)

TIM Input 1, 2, 3 or 4 is selected to be connected to TRC.

## TIM\_Internal\_Trigger\_Selection

- #define: *TIM\_TS\_ITR0* ((uint16\_t)0x0000)
- #define: TIM\_TS\_ITR1 ((uint16\_t)0x0010)
- #define: *TIM\_TS\_ITR2 ((uint16\_t)0x0020)*
- #define: *TIM\_TS\_ITR3 ((uint16\_t)0x0030)*

- #define: *TIM\_TS\_TI1F\_ED* ((uint16\_t)0x0040)
- #define: *TIM\_TS\_TI1FP1* ((uint16\_t)0x0050)
- #define: *TIM\_TS\_TI2FP2 ((uint16\_t)0x0060)*
- #define: *TIM\_TS\_ETRF* ((uint16\_t)0x0070)

## TIM\_interrupt\_sources

- #define: TIM\_IT\_Update ((uint16\_t)0x0001)
- #define: *TIM\_IT\_CC1 ((uint16\_t)0x0002)*
- #define: *TIM\_IT\_CC2 ((uint16\_t)0x0004)*
- #define: TIM\_IT\_CC3 ((uint16\_t)0x0008)
- #define: TIM\_IT\_CC4 ((uint16\_t)0x0010)
- #define: *TIM\_IT\_COM ((uint16\_t)0x0020)*
- #define: TIM\_IT\_Trigger ((uint16\_t)0x0040)
- #define: TIM\_IT\_Break ((uint16\_t)0x0080)

522/584

## TIM\_Legacy

- #define: TIM\_DMABurstLength\_1Byte TIM\_DMABurstLength\_1Transfer
- #define: TIM\_DMABurstLength\_2Bytes TIM\_DMABurstLength\_2Transfers
- #define: TIM\_DMABurstLength\_3Bytes TIM\_DMABurstLength\_3Transfers
- #define: TIM\_DMABurstLength\_4Bytes TIM\_DMABurstLength\_4Transfers
- #define: TIM\_DMABurstLength\_5Bytes TIM\_DMABurstLength\_5Transfers
- #define: TIM\_DMABurstLength\_6Bytes TIM\_DMABurstLength\_6Transfers
- #define: TIM\_DMABurstLength\_7Bytes TIM\_DMABurstLength\_7Transfers
- #define: TIM\_DMABurstLength\_8Bytes TIM\_DMABurstLength\_8Transfers
- #define: TIM\_DMABurstLength\_9Bytes TIM\_DMABurstLength\_9Transfers
- #define: TIM\_DMABurstLength\_10Bytes TIM\_DMABurstLength\_10Transfers
- #define: TIM\_DMABurstLength\_11Bytes TIM\_DMABurstLength\_11Transfers

- #define: TIM\_DMABurstLength\_12Bytes TIM\_DMABurstLength\_12Transfers
- #define: TIM\_DMABurstLength\_13Bytes TIM\_DMABurstLength\_13Transfers
- #define: TIM\_DMABurstLength\_14Bytes TIM\_DMABurstLength\_14Transfers
- #define: TIM\_DMABurstLength\_15Bytes TIM\_DMABurstLength\_15Transfers
- #define: TIM\_DMABurstLength\_16Bytes TIM\_DMABurstLength\_16Transfers
- #define: TIM\_DMABurstLength\_17Bytes TIM\_DMABurstLength\_17Transfers
- #define: TIM\_DMABurstLength\_18Bytes TIM\_DMABurstLength\_18Transfers

## TIM\_Lock\_level

- #define: TIM\_LOCKLevel\_OFF ((uint16\_t)0x0000)
- #define: *TIM\_LOCKLevel\_1 ((uint16\_t)0x0100)*
- #define: *TIM\_LOCKLevel\_2 ((uint16\_t)0x0200)*
- #define: TIM\_LOCKLevel\_3 ((uint16\_t)0x0300)

## TIM\_Master\_Slave\_Mode

#define: TIM\_MasterSlaveMode\_Enable ((uint16\_t)0x0080)

• #define: TIM\_MasterSlaveMode\_Disable ((uint16\_t)0x0000)

#### TIM\_OCReferenceClear

- #define: TIM\_OCReferenceClear\_ETRF ((uint16\_t)0x0008)
- #define: TIM\_OCReferenceClear\_OCREFCLR ((uint16\_t)0x0000)

## TIM\_One\_Pulse\_Mode

- #define: TIM\_OPMode\_Single ((uint16\_t)0x0008)
- #define: TIM\_OPMode\_Repetitive ((uint16\_t)0x0000)

## TIM\_OSSI\_Off\_State\_Selection\_for\_Idle\_mode\_state

- #define: TIM\_OSSIState\_Enable ((uint16\_t)0x0400)
- #define: TIM\_OSSIState\_Disable ((uint16\_t)0x0000)

## TIM\_OSSR\_Off\_State\_Selection\_for\_Run\_mode\_state

- #define: TIM\_OSSRState\_Enable ((uint16\_t)0x0800)
- #define: TIM\_OSSRState\_Disable ((uint16\_t)0x0000)

#### TIM\_Output\_Compare\_and\_PWM\_modes

• #define: TIM\_OCMode\_Timing ((uint32\_t)0x00000)

- #define: TIM\_OCMode\_Active ((uint32\_t)0x00010)
- #define: TIM\_OCMode\_Inactive ((uint32\_t)0x00020)
- #define: TIM\_OCMode\_Toggle ((uint32\_t)0x00030)
- #define: TIM\_OCMode\_PWM1 ((uint32\_t)0x00060)
- #define: TIM\_OCMode\_PWM2 ((uint32\_t)0x00070)
- #define: TIM\_OCMode\_Retrigerrable\_OPM1 ((uint32\_t)0x10000)
- #define: TIM\_OCMode\_Retrigerrable\_OPM2 ((uint32\_t)0x10010)
- #define: TIM\_OCMode\_Combined\_PWM1 ((uint32\_t)0x10040)
- #define: TIM\_OCMode\_Combined\_PWM2 ((uint32\_t)0x10050)
- #define: TIM\_OCMode\_Asymmetric\_PWM1 ((uint32\_t)0x10060)
- #define: TIM\_OCMode\_Asymmetric\_PWM2 ((uint32\_t)0x10070)

## TIM\_Output\_Compare\_Clear\_State

#define: TIM\_OCClear\_Enable ((uint16\_t)0x0080)

• #define: TIM\_OCClear\_Disable ((uint16\_t)0x0000)

## TIM\_Output\_Compare\_Fast\_State

- #define: TIM\_OCFast\_Enable ((uint16\_t)0x0004)
- #define: TIM\_OCFast\_Disable ((uint16\_t)0x0000)

## TIM\_Output\_Compare\_Idle\_State

- #define: TIM\_OCIdleState\_Set ((uint16\_t)0x0100)
- #define: TIM\_OCIdleState\_Reset ((uint16\_t)0x0000)

## TIM\_Output\_Compare\_N\_Idle\_State

- #define: TIM\_OCNIdleState\_Set ((uint16\_t)0x0200)
- #define: TIM\_OCNIdleState\_Reset ((uint16\_t)0x0000)

## TIM\_Output\_Compare\_N\_Polarity

- #define: TIM\_OCNPolarity\_High ((uint16\_t)0x0000)
- #define: TIM\_OCNPolarity\_Low ((uint16\_t)0x0008)

## TIM\_Output\_Compare\_N\_State

• #define: TIM\_OutputNState\_Disable ((uint16\_t)0x0000)

#define: TIM\_OutputNState\_Enable ((uint16\_t)0x0004)

#### TIM\_Output\_Compare\_Polarity

- #define: TIM\_OCPolarity\_High ((uint16\_t)0x0000)
- #define: TIM\_OCPolarity\_Low ((uint16\_t)0x0002)

## TIM\_Output\_Compare\_Preload\_State

- #define: TIM\_OCPreload\_Enable ((uint16\_t)0x0008)
- #define: TIM\_OCPreload\_Disable ((uint16\_t)0x0000)

## TIM\_Output\_Compare\_State

- #define: TIM\_OutputState\_Disable ((uint16\_t)0x0000)
- #define: TIM\_OutputState\_Enable ((uint16\_t)0x0001)

## TIM\_Prescaler\_Reload\_Mode

- #define: TIM\_PSCReloadMode\_Update ((uint16\_t)0x0000)
- #define: TIM\_PSCReloadMode\_Immediate ((uint16\_t)0x0001)

## TIM\_Remap

• #define: *TIM16\_GPIO* ((uint16\_t)0x0000)

- #define: TIM16\_RTC\_CLK ((uint16\_t)0x0001)
- #define: *TIM16\_HSEDiv32* ((uint16\_t)0x0002)
- #define: *TIM16\_MCO* ((uint16\_t)0x0003)
- #define: *TIM1\_ADC1\_AWDG1 ((uint16\_t)0x0001)*
- #define: *TIM1\_ADC1\_AWDG2 ((uint16\_t)0x0002)*
- #define: *TIM1\_ADC1\_AWDG3 ((uint16\_t)0x0003)*
- #define: *TIM1\_ADC4\_AWDG1 ((uint16\_t)0x0004)*
- #define: TIM1\_ADC4\_AWDG2 ((uint16\_t)0x0008)
- #define: TIM1\_ADC4\_AWDG3 ((uint16\_t)0x000C)
- #define: TIM8\_ADC2\_AWDG1 ((uint16\_t)0x0001)
- #define: *TIM8\_ADC2\_AWDG2 ((uint16\_t)0x0002)*
- #define: TIM8\_ADC2\_AWDG3 ((uint16\_t)0x0003)

- #define: TIM8\_ADC3\_AWDG1 ((uint16\_t)0x0004)
- #define: *TIM8\_ADC3\_AWDG2 ((uint16\_t)0x0008)*
- #define: TIM8\_ADC3\_AWDG3 ((uint16\_t)0x000C)

## TIM\_Slave\_Mode

- #define: TIM\_SlaveMode\_Reset ((uint32\_t)0x00004)
- #define: TIM\_SlaveMode\_Gated ((uint32\_t)0x00005)
- #define: TIM\_SlaveMode\_Trigger ((uint32\_t)0x00006)
- #define: TIM\_SlaveMode\_External1 ((uint32\_t)0x00007)
- #define: TIM\_SlaveMode\_Combined\_ResetTrigger ((uint32\_t)0x10000)

## TIM\_TIx\_External\_Clock\_Source

- #define: TIM\_TIxExternalCLK1Source\_TI1 ((uint16\_t)0x0050)
- #define: TIM\_TIxExternalCLK1Source\_TI2 ((uint16\_t)0x0060)
- #define: TIM\_TIxExternalCLK1Source\_TI1ED ((uint16\_t)0x0040)

#### TIM\_Trigger\_Output\_Source

- #define: TIM\_TRGOSource\_Reset ((uint16\_t)0x0000)
- #define: TIM\_TRGOSource\_Enable ((uint16\_t)0x0010)
- #define: TIM\_TRGOSource\_Update ((uint16\_t)0x0020)
- #define: TIM\_TRGOSource\_OC1 ((uint16\_t)0x0030)
- #define: TIM\_TRGOSource\_OC1Ref ((uint16\_t)0x0040)
- #define: TIM\_TRGOSource\_OC2Ref ((uint16\_t)0x0050)
- #define: TIM\_TRGOSource\_OC3Ref ((uint16\_t)0x0060)
- #define: TIM\_TRGOSource\_OC4Ref ((uint16\_t)0x0070)
- #define: TIM\_TRGO2Source\_Reset ((uint32\_t)0x00000000)
- #define: TIM\_TRGO2Source\_Enable ((uint32\_t)0x00100000)
- #define: TIM\_TRGO2Source\_Update ((uint32\_t)0x00200000)
- #define: TIM\_TRGO2Source\_OC1 ((uint32\_t)0x00300000)

- #define: TIM\_TRGO2Source\_OC1Ref ((uint32\_t)0x00400000)
- #define: TIM\_TRGO2Source\_OC2Ref ((uint32\_t)0x00500000)
- #define: TIM\_TRGO2Source\_OC3Ref ((uint32\_t)0x00600000)
- #define: TIM\_TRGO2Source\_OC4Ref ((uint32\_t)0x00700000)
- #define: TIM\_TRGO2Source\_OC5Ref ((uint32\_t)0x00800000)
- #define: TIM\_TRGO2Source\_OC6Ref ((uint32\_t)0x00900000)
- #define: TIM\_TRGO2Source\_OC4Ref\_RisingFalling ((uint32\_t)0x00A00000)
- #define: TIM\_TRGO2Source\_OC6Ref\_RisingFalling ((uint32\_t)0x00B00000)
- #define: TIM\_TRGO2Source\_OC4RefRising\_OC6RefRising ((uint32\_t)0x00C00000)
- #define: TIM\_TRGO2Source\_OC4RefRising\_OC6RefFalling ((uint32 t)0x00D00000)
- #define: TIM\_TRGO2Source\_OC5RefRising\_OC6RefRising ((uint32\_t)0x00E00000)
- #define: TIM\_TRGO2Source\_OC5RefRising\_OC6RefFalling ((uint32\_t)0x00F00000)

## TIM\_Update\_Source

#define: TIM\_UpdateSource\_Global ((uint16\_t)0x0000)

Source of update is the counter overflow/underflow or the setting of UG bit, or an update generation through the slave mode controller.

• #define: TIM\_UpdateSource\_Regular ((uint16\_t)0x0001)

Source of update is counter overflow/underflow.

# 23 Universal synchronous asynchronous receiver transmitter (USART)

# 23.1 USART Firmware driver registers structures

## 23.1.1 USART\_TypeDef

USART\_TypeDef is defined in the stm32f30x.h

#### **Data Fields**

- IO uint32 t CR1
- \_\_IO uint32\_t CR2
- IO uint32 t CR3
- IO uint16 t BRR
- uint16\_t RESERVED1
- \_\_IO uint16\_t GTPR
- uint16 t RESERVED2
- \_\_IO uint32\_t RTOR
- IO uint16 t RQR
- uint16\_t RESERVED3
- \_\_IO uint32\_t ISR
- \_\_IO uint32\_t ICR
- IO uint16 t RDR
- uint16\_t RESERVED4
- \_\_IO uint16\_t TDR
- uint16\_t RESERVED5

#### **Field Documentation**

- \_\_IO uint32\_t USART\_TypeDef::CR1
  - USART Control register 1, Address offset: 0x00
- \_\_IO uint32\_t USART\_TypeDef::CR2
  - USART Control register 2, Address offset: 0x04
- \_\_IO uint32\_t USART\_TypeDef::CR3
  - USART Control register 3, Address offset: 0x08
- \_\_IO uint16\_t USART\_TypeDef::BRR
  - USART Baud rate register, Address offset: 0x0C
- uint16\_t USART\_TypeDef::RESERVED1
  - Reserved, 0x0E
- \_\_IO uint16\_t USART\_TypeDef::GTPR
  - USART Guard time and prescaler register, Address offset: 0x10
- uint16\_t USART\_TypeDef::RESERVED2
  - Reserved, 0x12
- \_\_IO uint32\_t USART\_TypeDef::RTOR
  - USART Receiver Time Out register, Address offset: 0x14
- \_\_IO uint16\_t USART\_TypeDef::RQR

- USART Request register, Address offset: 0x18
- uint16\_t USART\_TypeDef::RESERVED3
  - Reserved, 0x1A
- \_\_IO uint32\_t USART\_TypeDef::ISR
  - USART Interrupt and status register, Address offset: 0x1C
- \_\_IO uint32\_t USART\_TypeDef::ICR
  - USART Interrupt flag Clear register, Address offset: 0x20
- \_\_IO uint16\_t USART\_TypeDef::RDR
  - USART Receive Data register, Address offset: 0x24
- uint16 t USART TypeDef::RESERVED4
  - Reserved, 0x26
- \_\_IO uint16\_t USART\_TypeDef::TDR
  - USART Transmit Data register, Address offset: 0x28
- uint16\_t USART\_TypeDef::RESERVED5
  - Reserved, 0x2A

## 23.1.2 USART\_InitTypeDef

USART\_InitTypeDef is defined in the stm32f30x\_usart.h

#### **Data Fields**

- uint32 t USART BaudRate
- uint32 t USART WordLength
- uint32\_t USART\_StopBits
- uint32 t USART Parity
- uint32\_t USART\_Mode
- uint32 t USART HardwareFlowControl

## **Field Documentation**

- uint32\_t USART\_InitTypeDef::USART\_BaudRate
  - This member configures the USART communication baud rate. The baud rate is computed using the following formula: IntegerDivider = ((PCLKx) / (16 \* (USART\_InitStruct->USART\_BaudRate)))FractionalDivider = ((IntegerDivider ((uint32\_t) IntegerDivider)) \* 16) + 0.5
- uint32\_t USART\_InitTypeDef::USART\_WordLength
  - Specifies the number of data bits transmitted or received in a frame. This
    parameter can be a value of USART Word Length
- uint32\_t USART\_InitTypeDef::USART\_StopBits
  - Specifies the number of stop bits transmitted. This parameter can be a value of USART\_Stop\_Bits
- uint32 t USART InitTypeDef::USART Parity
  - Specifies the parity mode. This parameter can be a value of USART\_Parity
- uint32 t USART InitTypeDef::USART Mode
  - Specifies wether the Receive or Transmit mode is enabled or disabled. This
    parameter can be a value of USART Mode
- uint32\_t USART\_InitTypeDef::USART\_HardwareFlowControl

Specifies wether the hardware flow control mode is enabled or disabled. This
parameter can be a value of USART Hardware Flow Control

## 23.1.3 USART\_ClockInitTypeDef

USART\_ClockInitTypeDef is defined in the stm32f30x\_usart.h

#### **Data Fields**

- uint32 t USART Clock
- uint32\_t USART\_CPOL
- uint32\_t USART\_CPHA
- uint32\_t USART\_LastBit

#### **Field Documentation**

- uint32 t USART ClockInitTypeDef::USART Clock
  - Specifies whether the USART clock is enabled or disabled. This parameter can be a value of USART Clock
- uint32\_t USART\_ClockInitTypeDef::USART\_CPOL
  - Specifies the steady state of the serial clock. This parameter can be a value of USART\_Clock\_Polarity
- uint32\_t USART\_ClockInitTypeDef::USART\_CPHA
  - Specifies the clock transition on which the bit capture is made. This parameter can be a value of USART\_Clock\_Phase
- uint32\_t USART\_ClockInitTypeDef::USART\_LastBit
  - Specifies whether the clock pulse corresponding to the last transmitted data bit (MSB) has to be output on the SCLK pin in synchronous mode. This parameter can be a value of USART Last Bit

# 23.2 USART Firmware driver API description

The following section lists the various functions of the USART library.

#### 23.2.1 How to use this driver

- Enable peripheral clock using RCC\_APB2PeriphClockCmd(RCC\_APB2Periph\_USART1, ENABLE) function for USART1 or using RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_USARTx, ENABLE) function for USART2, USART3, UART4 and UART5.
- 2. According to the USART mode, enable the GPIO clocks using RCC\_AHBPeriphClockCmd() function. (The I/O can be TX, RX, CTS, or and SCLK).
- 3. Peripheral's alternate function:
  - Connect the pin to the desired peripherals' Alternate Function (AF) using GPIO\_PinAFConfig() function.

- Configure the desired pin in alternate function by: GPIO\_InitStruct->GPIO\_Mode
   = GPIO\_Mode\_AF.
- Select the type, pull-up/pull-down and output speed via GPIO\_PuPd, GPIO\_OType and GPIO\_Speed members.
- Call GPIO Init() function.
- 4. Program the Baud Rate, Word Length, Stop Bit, Parity, Hardware flow control and Mode(Receiver/Transmitter) using the SPI Init() function.
- 5. For synchronous mode, enable the clock and program the polarity, phase and last bit using the USART\_ClockInit() function.
- 6. Enable the NVIC and the corresponding interrupt using the function USART\_ITConfig() if you need to use interrupt mode.
- 7. When using the DMA mode:
  - Configure the DMA using DMA\_Init() function.
  - Active the needed channel Request using USART\_DMACmd() function.
- 8. Enable the USART using the USART\_Cmd() function.
- 9. Enable the DMA using the DMA\_Cmd() function, when using DMA mode.

Refer to Multi-Processor, LIN, half-duplex, Smartcard, IrDA sub-sections for more details.

## 23.2.2 Initialization and Configuration functions

This subsection provides a set of functions allowing to initialize the USART in asynchronous and in synchronous modes.

- For the asynchronous mode only these parameters can be configured:
  - Baud Rate.
  - Word Length.
  - Stop Bit.
  - Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Depending on the frame length defined by the M bit (8-bits or 9-bits), the possible USART frame formats are as listed in the following table:

| M bit | PCE bit | UART frame                 |
|-------|---------|----------------------------|
| 0     | 0       | SB   8 bit data   STB      |
| 0     | 1       | SB   7 bit data   PB   STB |
| 1     | 0       | SB   9 bit data   STB      |
| 1     | 1       | SB   8 bit data   PB   STB |

(++) Hardware flow control. (++) Receiver/transmitter modes.

The USART\_Init() function follows the USART asynchronous configuration procedure(details for the procedure are available in reference manual.

- For the synchronous mode in addition to the asynchronous mode parameters these parameters should be also configured:
  - USART Clock Enabled.
  - USART polarity.
  - USART phase.
  - USART LastBit.

These parameters can be configured using the USART\_ClockInit() function.

- USART\_Delnit()
- USART\_Init()
- USART StructInit()
- USART ClockInit()
- USART\_ClockStructInit()
- USART\_Cmd()
- USART\_DirectionModeCmd()
- USART\_OverSampling8Cmd()
- USART OneBitMethodCmd()
- USART\_MSBFirstCmd()
- USART\_DataInvCmd()
- USART InvPinCmd()
- USART\_SWAPPinCmd()
- USART\_ReceiverTimeOutCmd()
- USART SetReceiverTimeOut()
- USART SetPrescaler()

#### 23.2.3 RS485 mode functions

This subsection provides a set of functions allowing to manage the USART RS485 flow control.

RS485 flow control (Driver enable feature) handling is possible through the following procedure:

- 1. Program the Baud rate, Word length = 8 bits, Stop bits, Parity, Transmitter/Receiver modes and hardware flow control values using the USART Init() function.
- 2. Enable the Driver Enable using the USART DECmd() function.
- 3. Configures the Driver Enable polarity using the USART\_DEPolarityConfig() function.
- 4. Configures the Driver Enable assertion time using USART\_SetDEAssertionTime() function and deassertion time using the USART\_SetDEDeassertionTime() function.
- 5. Enable the USART using the USART\_Cmd() function.



The assertion and dessertion times are expressed in sample time units (1/8 or 1/16 bit time, depending on the oversampling rate).

- USART\_DECmd()
- USART\_DEPolarityConfig()
- USART SetDEAssertionTime()
- USART SetDEDeassertionTime()

## 23.2.4 DMA transfers management functions

This section provides two functions that can be used only in DMA mode.

In DMA Mode, the USART communication can be managed by 2 DMA Channel requests:

- USART\_DMAReq\_Tx: specifies the Tx buffer DMA transfer request.
- 2. USART\_DMAReq\_Rx: specifies the Rx buffer DMA transfer request.

In this Mode it is advised to use the following function:

- void USART\_DMACmd(USART\_TypeDef\* USARTx, uint16\_t USART\_DMAReq, FunctionalState NewState).
- USART\_DMACmd()
- USART DMAReceptionErrorConfig()

## 23.2.5 Interrupts and flags management functions

This subsection provides a set of functions allowing to configure the USART Interrupts sources, Requests and check or clear the flags or pending bits status. The user should identify which mode will be used in his application to manage the communication: Polling mode, Interrupt mode.

### **Polling Mode**

In Polling Mode, the SPI communication can be managed by these flags:

- USART\_FLAG\_REACK: to indicate the status of the Receive Enable acknowledge flag
- 2. USART\_FLAG\_TEACK: to indicate the status of the Transmit Enable acknowledge flag.
- 3. USART FLAG WUF: to indicate the status of the Wake up flag.
- 4. USART\_FLAG\_RWU: to indicate the status of the Receive Wake up flag.
- 5. USART\_FLAG\_SBK: to indicate the status of the Send Break flag.
- 6. USART\_FLAG\_CMF: to indicate the status of the Character match flag.
- 7. USART FLAG BUSY: to indicate the status of the Busy flag.
- 8. USART\_FLAG\_ABRF: to indicate the status of the Auto baud rate flag.
- 9. USART\_FLAG\_ABRE: to indicate the status of the Auto baud rate error flag.
- 10. USART FLAG EOBF: to indicate the status of the End of block flag.
- 11. USART\_FLAG\_RTOF: to indicate the status of the Receive time out flag.
- 12. USART\_FLAG\_nCTSS: to indicate the status of the Inverted nCTS input bit status.
- 13. USART\_FLAG\_TXE: to indicate the status of the transmit buffer register.
- 14. USART\_FLAG\_RXNE: to indicate the status of the receive buffer register.15. USART\_FLAG\_TC: to indicate the status of the transmit operation.
- 16. USART FLAG IDLE: to indicate the status of the Idle Line.
- 17. USART FLAG CTS: to indicate the status of the nCTS input.
- 18. USART\_FLAG\_LBD: to indicate the status of the LIN break detection.
- 19. USART FLAG NE: to indicate if a noise error occur.
- 20. USART FLAG FE: to indicate if a frame error occur.
- 21. USART\_FLAG\_PE: to indicate if a parity error occur.
- 22. USART FLAG ORE: to indicate if an Overrun error occur.

In this Mode it is advised to use the following functions:

- FlagStatus USART\_GetFlagStatus(USART\_TypeDef\* USARTx, uint16\_t USART\_FLAG).
- void USART ClearFlag(USART TypeDef\* USARTx, uint16 t USART FLAG).

## **Interrupt Mode**

In Interrupt Mode, the USART communication can be managed by 8 interrupt sources and 10 pending bits:

- Pending Bits:
  - a. USART\_IT\_WU: to indicate the status of the Wake up interrupt.

- b. USART\_IT\_CM: to indicate the status of Character match interrupt.
- c. USART\_IT\_EOB: to indicate the status of End of block interrupt.
- d. USART\_IT\_RTO: to indicate the status of Receive time out interrupt.
- e. USART\_IT\_CTS: to indicate the status of CTS change interrupt.
- f. USART\_IT\_LBD: to indicate the status of LIN Break detection interrupt.
- g. USART\_IT\_TC: to indicate the status of Transmission complete interrupt.
- h. USART\_IT\_IDLE: to indicate the status of IDLE line detected interrupt.
- i. USART\_IT\_ORE: to indicate the status of OverRun Error interrupt.
- j. USART\_IT\_NE: to indicate the status of Noise Error interrupt.
- k. USART\_IT\_FE: to indicate the status of Framing Error interrupt.
- I. USART\_IT\_PE: to indicate the status of Parity Error interrupt.
- Interrupt Source:
  - a. USART IT WU: specifies the interrupt source for Wake up interrupt.
  - b. USART\_IT\_CM: specifies the interrupt source for Character match interrupt.
  - c. USART\_IT\_EOB: specifies the interrupt source for End of block interrupt.
  - d. USART\_IT\_RTO: specifies the interrupt source for Receive time-out interrupt.
  - e. USART\_IT\_CTS: specifies the interrupt source for CTS change interrupt.
  - f. USART\_IT\_LBD: specifies the interrupt source for LIN Break detection interrupt.
  - g. USART\_IT\_TXE: specifies the interrupt source for Tansmit Data Register empty interrupt.
  - USART\_IT\_TC: specifies the interrupt source for Transmission complete interrupt.
  - USART\_IT\_RXNE: specifies the interrupt source for Receive Data register not empty interrupt.
  - j. USART\_IT\_IDLE: specifies the interrupt source for Idle line detection interrupt.
  - k. USART\_IT\_PE: specifies the interrupt source for Parity Error interrupt.
  - I. USART\_IT\_ERR: specifies the interrupt source for Error interrupt (Frame error, noise error, overrun error) Some parameters are coded in order to use them as interrupt source or as pending bits.

In this Mode it is advised to use the following functions:

- void USART\_ITConfig(USART\_TypeDef\* USARTx, uint16\_t USART\_IT, FunctionalState NewState).
- ITStatus USART\_GetITStatus(USART\_TypeDef\* USARTx, uint16\_t USART\_IT).
- void USART ClearITPendingBit(USART TypeDef\* USARTx, uint16 t USART IT).
- USART ITConfig()
- USART RequestCmd()
- USART\_OverrunDetectionConfig()
- USART GetFlagStatus()
- USART ClearFlag()
- USART\_GetITStatus()
- USART\_ClearITPendingBit()

## 23.2.6 STOP Mode functions

This subsection provides a set of functions allowing to manage WakeUp from STOP mode.

The USART is able to WakeUp from Stop Mode if USART clock is set to HSI or LSI.

The WakeUp source is configured by calling USART\_StopModeWakeUpSourceConfig() function.

After configuring the source of WakeUp and before entering in Stop Mode USART\_STOPModeCmd() function should be called to allow USART WakeUp.

- USART\_STOPModeCmd()
- USART\_StopModeWakeUpSourceConfig()

#### 23.2.7 AutoBaudRate functions

This subsection provides a set of functions allowing to manage the AutoBaudRate detections.

Before Enabling AutoBaudRate detection using USART\_AutoBaudRateCmd () The character patterns used to calculate baudrate must be chosen by calling USART\_AutoBaudRateConfig() function. These function take as parameter:

- 1. USART\_AutoBaudRate\_StartBit: any character starting with a bit 1.
- 2. USART\_AutoBaudRate\_FallingEdge: any character starting with a 10xx bit pattern.

At any later time, another request for AutoBaudRate detection can be performed using USART\_RequestCmd() function.

The AutoBaudRate detection is monitored by the status of ABRF flag which indicate that the AutoBaudRate detection is completed. In addition to ABRF flag, the ABRE flag indicate that this procedure is completed without success. USART\_GetFlagStatus () function should be used to monitor the status of these flags.

- USART\_AutoBaudRateCmd()
- USART\_AutoBaudRateConfig()

#### 23.2.8 Data transfers functions

This subsection provides a set of functions allowing to manage the USART data transfers.

During an USART reception, data shifts in least significant bit first through the RX pin. When a transmission is taking place, a write instruction to the USART\_TDR register stores the data in the shift register.

The read access of the USART\_RDR register can be done using the USART\_ReceiveData() function and returns the RDR value. Whereas a write access to the USART\_TDR can be done using USART\_SendData() function and stores the written data into TDR.

- USART SendData()
- USART ReceiveData()

## 23.2.9 Multi-Processor Communication functions

This subsection provides a set of functions allowing to manage the USART multiprocessor communication.

For instance one of the USARTs can be the master, its TX output is connected to the RX input of the other USART. The others are slaves, their respective TX outputs are logically ANDed together and connected to the RX input of the master. USART multiprocessor communication is possible through the following procedure:

- 1. Program the Baud rate, Word length = 9 bits, Stop bits, Parity, Mode transmitter or Mode receiver and hardware flow control values using the USART Init() function.
- 2. Configures the USART address using the USART\_SetAddress() function.
- 3. Configures the wake up methode (USART\_WakeUp\_IdleLine or USART\_WakeUp\_AddressMark) using USART\_WakeUpConfig() function only for the slaves
- 4. Enable the USART using the USART Cmd() function.
- Enter the USART slaves in mute mode using USART\_ReceiverWakeUpCmd() function.

The USART Slave exit from mute mode when receive the wake up condition.

- USART\_SetAddress()
- USART MuteModeCmd()
- USART\_MuteModeWakeUpConfig()
- USART AddressDetectionConfig()

#### 23.2.10 LIN mode functions

This subsection provides a set of functions allowing to manage the USART LIN Mode communication.

In LIN mode, 8-bit data format with 1 stop bit is required in accordance with the LIN standard.

Only this LIN Feature is supported by the USART IP:

 LIN Master Synchronous Break send capability and LIN slave break detection capability: 13-bit break generation and 10/11 bit break detection.

USART LIN Master transmitter communication is possible through the following procedure:

- 1. Program the Baud rate, Word length = 8bits, Stop bits = 1bit, Parity, Mode transmitter or Mode receiver and hardware flow control values using the USART\_Init() function.
- 2. Enable the LIN mode using the USART\_LINCmd() function.
- 3. Enable the USART using the USART\_Cmd() function.
- 4. Send the break character using USART\_SendBreak() function.

USART LIN Master receiver communication is possible through the following procedure:

- 1. Program the Baud rate, Word length = 8bits, Stop bits = 1bit, Parity, Mode transmitter or Mode receiver and hardware flow control values using the USART Init() function.
- 2. Configures the break detection length using the USART LINBreakDetectLengthConfig() function.
- 3. Enable the LIN mode using the USART\_LINCmd() function.
- 4. Enable the USART using the USART Cmd() function.



In LIN mode, the following bits must be kept cleared:

- CLKEN in the USART\_CR2 register.
- STOP[1:0], SCEN, HDSEL and IREN in the USART\_CR3 register.
- USART\_LINBreakDetectLengthConfig()
- USART\_LINCmd()

# 23.2.11 Half-duplex mode function

This subsection provides a set of functions allowing to manage the USART Half-duplex communication.

The USART can be configured to follow a single-wire half-duplex protocol where the TX and RX lines are internally connected.

USART Half duplex communication is possible through the following procedure:

- Program the Baud rate, Word length, Stop bits, Parity, Mode transmitter or Mode receiver and hardware flow control values using the USART\_Init() function.
- 2. Configures the USART address using the USART\_SetAddress() function.
- 3. Enable the half duplex mode using USART\_HalfDuplexCmd() function.
- 4. Enable the USART using the USART\_Cmd() function.



The RX pin is no longer used.



In Half-duplex mode the following bits must be kept cleared:

- LINEN and CLKEN bits in the USART\_CR2 register.
- SCEN and IREN bits in the USART\_CR3 register.
- USART HalfDuplexCmd()

#### 23.2.12 Smartcard mode functions

This subsection provides a set of functions allowing to manage the USART Smartcard communication.

The Smartcard interface is designed to support asynchronous protocol Smartcards as defined in the ISO 7816-3 standard. The USART can provide a clock to the smartcard through the SCLK output. In smartcard mode, SCLK is not associated to the communication but is simply derived from the internal peripheral input clock through a 5-bit prescaler.

Smartcard communication is possible through the following procedure:

- 1. Configures the Smartcard Prsecaler using the USART\_SetPrescaler() function.
- 2. Configures the Smartcard Guard Time using the USART\_SetGuardTime() function.
- 3. Program the USART clock using the USART\_ClockInit() function as following:
  - USART Clock enabled.
  - USART CPOL Low.
  - USART CPHA on first edge.
  - USART Last Bit Clock Enabled.
- 4. Program the Smartcard interface using the USART\_Init() function as following:
  - Word Length = 9 Bits.
  - 1.5 Stop Bit.
  - Even parity.
  - BaudRate = 12096 baud.

- Hardware flow control disabled (RTS and CTS signals).
- Tx and Rx enabled
- Optionally you can enable the parity error interrupt using the USART\_ITConfig() function.
- 6. Enable the Smartcard NACK using the USART\_SmartCardNACKCmd() function.
- 7. Enable the Smartcard interface using the USART\_SmartCardCmd() function.
- 8. Enable the USART using the USART Cmd() function.

Please refer to the ISO 7816-3 specification for more details.



It is also possible to choose 0.5 stop bit for receiving but it is recommended to use 1.5 stop bits for both transmitting and receiving to avoid switching between the two configurations.



In smartcard mode, the following bits must be kept cleared:

- LINEN bit in the USART\_CR2 register.
- HDSEL and IREN bits in the USART\_CR3 register.
- USART\_SetGuardTime()
- USART\_SmartCardCmd()
- USART\_SmartCardNACKCmd()
- USART\_SetAutoRetryCount()
- USART\_SetBlockLength()

#### 23.2.13 IrDA mode functions

This subsection provides a set of functions allowing to manage the USART IrDA communication.

IrDA is a half duplex communication protocol. If the Transmitter is busy, any data on the IrDA receive line will be ignored by the IrDA decoder and if the Receiver is busy, data on the TX from the USART to IrDA will not be encoded by IrDA. While receiving data, transmission should be avoided as the data to be transmitted could be corrupted.

IrDA communication is possible through the following procedure:

- 1. Program the Baud rate, Word length = 8 bits, Stop bits, Parity, Transmitter/Receiver modes and hardware flow control values using the USART\_Init() function.
- 2. Configures the IrDA pulse width by configuring the prescaler using the USART\_SetPrescaler() function.
- 3. Configures the IrDA USART\_IrDAMode\_LowPower or USART\_IrDAMode\_Normal mode using the USART\_IrDAConfig() function.
- 4. Enable the IrDA using the USART IrDACmd() function.
- 5. Enable the USART using the USART\_Cmd() function.



A pulse of width less than two and greater than one PSC period(s) may or may not be rejected.



The receiver set up time should be managed by software. The IrDA physical layer specification specifies a minimum of 10 ms delay between transmission and reception (IrDA is a half duplex protocol).



In IrDA mode, the following bits must be kept cleared:

- LINEN, STOP and CLKEN bits in the USART\_CR2 register.
- SCEN and HDSEL bits in the USART\_CR3 register.
- USART\_IrDAConfig()
- USART\_IrDACmd()

# 23.2.14 Initialization and Configuration functions

# 23.2.14.1 USART\_DeInit

| Function Name | void USART_DeInit ( | USART_ | TypeDef * | USARTx) |
|---------------|---------------------|--------|-----------|---------|
|---------------|---------------------|--------|-----------|---------|

Function Description Deinitializes the USARTx peripheral registers to their default reset

values.

• **USARTx**: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or

USART3 or UART4 or UART5.

Return values • None.

Notes • None.

### 23.2.14.2 USART Init

Function Name void USART\_Init ( USART\_TypeDef \* USARTx, USART\_InitTypeDef \* USART\_InitStruct)

USAKI\_IIII(TypeDer USAKI\_IIII(Struct)

Function Description Initializes the USARTx peripheral according to the specified

parameters in the USART InitStruct.

Parameters

• USARTx: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **USART\_InitStruct**: pointer to a USART\_InitTypeDef structure that contains the configuration information for the

specified USART peripheral.

Return values • None.

**Notes** 

None.

# 23.2.14.3 USART\_StructInit

Function Name void USART\_StructInit ( USART\_InitTypeDef \*

**USART\_InitStruct)** 

**Function Description** 

Fills each USART\_InitStruct member with its default value.

**Parameters** 

USART\_InitStruct: pointer to a USART\_InitTypeDef

structure which will be initialized.

Return values

None.

**Notes** 

None.

### 23.2.14.4 USART ClockInit

Function Name void USART\_ClockInit ( USART\_TypeDef \* USARTx,

USART\_ClockInitTypeDef \* USART\_ClockInitStruct)

Function Description Initializes the USARTx peripheral Clock according to the specified

parameters in the USART\_ClockInitStruct.

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

USART3.

USART\_ClockInitStruct : pointer to a

USART\_ClockInitTypeDef structure that contains the configuration information for the specified USART peripheral.

Return values • None.

Notes • None.

# 23.2.14.5 USART\_ClockStructInit

| Function Name        | void USART_ClockStructInit (                                                                        |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------|--|--|
| Function Description | Fills each USART_ClockInitStruct member with its default value.                                     |  |  |
| Parameters           | USART_ClockInitStruct: pointer to a     USART_ClockInitTypeDef structure which will be initialized. |  |  |
| Return values        | None.                                                                                               |  |  |
| Notes                | None.                                                                                               |  |  |

# 23.2.14.6 USART\_Cmd

| Function Name | void | USAF | RT_ | Cn | nd ( | <b>USART_</b> | _TypeDef * | USARTx, |
|---------------|------|------|-----|----|------|---------------|------------|---------|
|               | _    |      |     |    |      | • • • •       |            |         |

FunctionalState NewState)

Function Description Enables or disables the specified USART peripheral.

USARTx: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or

be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **NewState**: new state of the USARTx peripheral. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

### 23.2.14.7 USART\_DirectionModeCmd

Function Name void USART\_DirectionModeCmd ( USART\_TypeDef \*

USARTx, uint32\_t USART\_DirectionMode, FunctionalState

NewState)

Function Description

Parameters • USARTx : Sele

Enables or disables the USART's transmitter or receiver.

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **USART\_Direction**: specifies the USART direction. This parameter can be any combination of the following values:

USART\_Mode\_Tx: USART TransmitterUSART\_Mode\_Rx: USART Receiver

| • | <b>NewState:</b> new state of the USART transfer direction. This |
|---|------------------------------------------------------------------|
|   | parameter can be: ENABLE or DISABLE.                             |

#### Return values

Notes

None.

None.

### 23.2.14.8 USART OverSampling8Cmd

| Function Name | void USART_OverSampling8Cmd ( USART_TypeDef * |
|---------------|-----------------------------------------------|
|               | USARTx, FunctionalState NewState)             |

Function Description

Parameters

Enables or disables the USART's 8x oversampling mode.

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

**NewState:** new state of the USART 8x oversampling mode.

This parameter can be: ENABLE or DISABLE.

Return values

Notes

**Notes** 

None.

This function has to be called before calling USART\_Init() function in order to have correct baudrate Divider value.

# 23.2.14.9 USART OneBitMethodCmd

Function Name void USART\_OneBitMethodCmd ( USART\_TypeDef \*

USARTx, FunctionalState NewState)

Function Description Enables or disables the USART's one bit sampling method.

Parameters • USARTx: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

NewState: new state of the USART one bit sampling
 This parameter can be: ENARLE or DISARLE

method. This parameter can be: ENABLE or DISABLE.

Return values 

None.

This function has to be called before calling USART\_Cmd()

function.

### 23.2.14.10 USART\_MSBFirstCmd

Function Name void USART\_MSBFirstCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

Function Description Enables or disables the USART's most significant bit first

transmitted/received following the start bit.

Parameters

• USARTx: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

**NewState:** new state of the USART most significant bit first transmitted/received following the start bit. This parameter

can be: ENABLE or DISABLE.

Return values 

None.

Notes

• This function has to be called before calling USART\_Cmd()

function.

# 23.2.14.11 USART\_DataInvCmd

Function Name void USART\_DataInvCmd ( USART\_TypeDef \* USARTx, FunctionalState NewState)

Function Description

Enables or disables the binary data inversion.

Parameters

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- NewState: new defined levels for the USART data. This parameter can be: ENABLE or DISABLE.
  - ENABLE: Logical data from the data register are send/received in negative logic. (1=L, 0=H). The parity bit is also inverted.
  - DISABLE: Logical data from the data register are send/received in positive logic. (1=H, 0=L)

Return values

None.

**Notes** 

This function has to be called before calling USART\_Cmd() function.

# 23.2.14.12 USART InvPinCmd

Function Name void USART\_InvPinCmd ( USART\_TypeDef \* USARTx, uint32 t USART InvPin, FunctionalState NewState)

**Function Description** 

Parameters

Enables or disables the Pin(s) active level inversion.

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_InvPin**: specifies the USART pin(s) to invert. This parameter can be any combination of the following values:
  - USART\_InvPin\_Tx: USART Tx pin active level inversion.
  - USART\_InvPin\_Rx: USART Rx pin active level inversion.
- NewState: new active level status for the USART pin(s).
   This parameter can be: ENABLE or DISABLE.
  - ENABLE: pin(s) signal values are inverted (Vdd =0, Gnd =1).
  - DISABLE: pin(s) signal works using the standard logic levels (Vdd =1, Gnd =0).

Return values

None.

**Notes** 

This function has to be called before calling USART\_Cmd() function.

#### 23.2.14.13 USART SWAPPinCmd

Function Name void USART\_SWAPPinCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

**Function Description** 

Enables or disables the swap Tx/Rx pins.

Parameters

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **NewState:** new state of the USARTx TX/RX pins pinout. This parameter can be: ENABLE or DISABLE.
  - **ENABLE**: The TX and RX pins functions are swapped.
  - DISABLE: TX/RX pins are used as defined in standard pinout

Return values

None.

57

Notes

This function has to be called before calling USART\_Cmd() function.

### 23.2.14.14 USART ReceiverTimeOutCmd

Function Name void USART\_ReceiverTimeOutCmd ( USART\_TypeDef \*

USARTx, FunctionalState NewState)

Function Description Enables or disables the receiver Time Out feature.

Parameters • USARTx : Select the USART peripheral This

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

NewState: new state of the USARTx receiver Time Out.
 This parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

# 23.2.14.15 USART\_SetReceiverTimeOut

Function Name void USART\_SetReceiverTimeOut ( USART\_TypeDef \*

USARTx, uint32\_t USART\_ReceiverTimeOut)

Function Description Sets the receiver Time Out value.

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

USART3 or UART4 or UART5.

• USART\_ReceiverTimeOut : specifies the Receiver Time

Out value.

Return values • None.

Notes 

None.

### 23.2.14.16 USART\_SetPrescaler

void USART\_SetPrescaler ( USART\_TypeDef \* USARTx, **Function Name** 

uint8\_t USART\_Prescaler)

**Function Description** 

Sets the system clock prescaler.

**Parameters** 

**USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

**USART\_Prescaler:** specifies the prescaler clock.

Return values

None.

**Notes** 

This function has to be called before calling USART\_Cmd() function.

#### **RS485** mode function 23.2.15

# 23.2.15.1 USART\_DECmd

void USART\_DECmd ( USART\_TypeDef \* USARTx, **Function Name** 

FunctionalState NewState)

**Function Description** 

Enables or disables the USART's DE functionality.

**Parameters** 

**USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

NewState: new state of the driver enable mode. This

parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

# 23.2.15.2 USART\_DEPolarityConfig

**Function Name** void USART\_DEPolarityConfig ( USART\_TypeDef \* USARTx,

uint32\_t USART\_DEPolarity)

| Function Description | Configures the USART's DE polarity. |  |
|----------------------|-------------------------------------|--|
| Parameters           | USARTx : Select the USART perior    |  |

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **USART\_DEPolarity:** specifies the DE polarity. This parameter can be one of the following values:

USART\_DEPolarity\_Low:USART\_DEPolarity\_High:

Return values • None.

Notes • None.

### 23.2.15.3 USART\_SetDEAssertionTime

**Parameters** 

Function Name void USART\_SetDEAssertionTime ( USART\_TypeDef \*

USARTx, uint32\_t USART\_DEAssertionTime)

Function Description Sets the specified RS485 DE assertion time.

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

USART3 or UART4 or UART5.

• **USART\_AssertionTime**: specifies the time between the activation of the DE signal and the beginning of the start bit

Return values

None.

Notes

None.

#### 23.2.15.4 USART SetDEDeassertionTime

**Parameters** 

Function Name void USART\_SetDEDeassertionTime ( USART\_TypeDef \*

USARTx, uint32\_t USART\_DEDeassertionTime)

Function Description Sets the specified RS485 DE deassertion time.

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **USART\_DeassertionTime**: specifies the time between the middle of the last stop bit in a transmitted message and the

de-activation of the DE signal

Return values

None.

Notes

None.

# 23.2.16 DMA transfers management functions

#### 23.2.16.1 USART DMACmd

Function Name void USART\_DMACmd ( USART\_TypeDef \* USARTx, uint32\_t

USART\_DMAReq, FunctionalState NewState)

Function Description

Parameters

Enables or disables the USART's DMA interface.

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4.
- **USART\_DMAReq:** specifies the DMA request. This parameter can be any combination of the following values:
  - USART\_DMAReq\_Tx: USART DMA transmit request
     USART\_DMAReq\_Rx: USART DMA receive request
- **NewState:** new state of the DMA Request sources. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 23.2.16.2 USART\_DMAReceptionErrorConfig

Function Name void USART\_DMAReceptionErrorConfig ( USART\_TypeDef \*

**USARTx**, uint32\_t USART\_DMAOnError)

Function Description Enables or disables the USART's DMA interface when reception

error occurs.

**Parameters** 

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4.

 USART\_DMAOnError: specifies the DMA status in case of reception error. This parameter can be any combination of the following values:

DocID023800 Rev 1

553/584

- USART\_DMAOnError\_Enable: DMA receive request enabled when the USART DMA reception error is asserted.
- USART\_DMAOnError\_Disable: DMA receive request disabled when the USART DMA reception error is asserted.

Return values

None.

Notes

None.

# 23.2.17 Interrupts and flags management functions

# 23.2.17.1 USART\_ITConfig

**Function Name** 

void USART\_ITConfig ( USART\_TypeDef \* USARTx, uint32\_t USART\_IT, FunctionalState NewState)

Function Description
Parameters

Enables or disables the specified USART interrupts.

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- USART\_IT: specifies the USART interrupt sources to be enabled or disabled. This parameter can be one of the following values:
  - USART\_IT\_WU: Wake up interrupt.
  - USART IT CM: Character match interrupt.
  - USART\_IT\_EOB: End of block interrupt.
  - USART\_IT\_RTO: Receive time out interrupt.
  - USART IT CTS: CTS change interrupt.
  - USART IT LBD: LIN Break detection interrupt.
  - USART\_IT\_TXE: Tansmit Data Register empty interrupt.
  - USART IT TC: Transmission complete interrupt.
  - USART\_IT\_RXNE: Receive Data register not empty interrupt.
  - USART\_IT\_IDLE: Idle line detection interrupt.
  - USART\_IT\_PE: Parity Error interrupt.
  - USART\_IT\_ERR: Error interrupt(Frame error, noise error, overrun error)
- NewState: new state of the specified USARTx interrupts.
   This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

### 23.2.17.2 USART\_RequestCmd

**Function Name** 

void USART\_RequestCmd ( USART\_TypeDef \* USARTx, uint32\_t USART\_Request, FunctionalState NewState)

Function Description
Parameters

Enables the specified USART's Request.

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_Request**: specifies the USART request. This parameter can be any combination of the following values:
  - USART\_Request\_TXFRQ: Transmit data flush ReQuest
  - USART\_Request\_RXFRQ: Receive data flush ReQuest
  - USART\_Request\_MMRQ: Mute Mode ReQuest
  - USART\_Request\_SBKRQ: Send Break ReQuest
  - USART\_Request\_ABRRQ: Auto Baud Rate ReQuest
- **NewState:** new state of the DMA interface when reception error occurs. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 23.2.17.3 USART OverrunDetectionConfig

**Function Name** 

void USART\_OverrunDetectionConfig ( USART\_TypeDef \* USARTx, uint32 t USART OVRDetection)

**Function Description** 

Enables or disables the USART's Overrun detection.

Parameters

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_OVRDetection**: specifies the OVR detection status in case of OVR error. This parameter can be any combination of the following values:
  - USART\_OVRDetection\_Enable: OVR error detection enabled when the USART OVR error is asserted.
  - USART\_OVRDetection\_Disable : OVR error detection disabled when the USART OVR error is asserted.

Return values

- None.
- Notes
- None.

# 23.2.17.4 USART\_GetFlagStatus

**Function Name** 

FlagStatus USART\_GetFlagStatus ( USART\_TypeDef \* USARTx, uint32\_t USART\_FLAG)

**Function Description** 

Checks whether the specified USART flag is set or not.

**Parameters** 

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_FLAG:** specifies the flag to check. This parameter can be one of the following values:
  - USART\_FLAG\_REACK: Receive Enable acknowledge flag.
  - USART\_FLAG\_TEACK: Transmit Enable acknowledge flag.
  - USART\_FLAG\_WUF: Wake up flag.
  - USART FLAG RWU: Receive Wake up flag.
  - USART\_FLAG\_SBK: Send Break flag.
  - USART\_FLAG\_CMF: Character match flag.
  - USART\_FLAG\_BUSY: Busy flag.
  - USART FLAG ABRF: Auto baud rate flag.
  - USART\_FLAG\_ABRE: Auto baud rate error flag.
  - USART\_FLAG\_EOBF: End of block flag.
  - USART\_FLAG\_RTOF: Receive time out flag.
  - USART\_FLAG\_nCTSS: Inverted nCTS input bit status.
  - USART\_FLAG\_CTS: CTS Change flag.
  - USART\_FLAG\_LBD: LIN Break detection flag.
  - USART\_FLAG\_TXE: Transmit data register empty flag.
  - USART FLAG TC: Transmission Complete flag.
  - USART\_FLAG\_RXNE: Receive data register not empty flag.
  - USART\_FLAG\_IDLE: Idle Line detection flag.
  - USART\_FLAG\_ORE: OverRun Error flag.
  - USART\_FLAG\_NE: Noise Error flag.
  - USART\_FLAG\_FE: Framing Error flag.
  - USART\_FLAG\_PE: Parity Error flag.

Return values

The new state of USART\_FLAG (SET or RESET).

Notes

None.

#### 23.2.17.5 USART ClearFlag

**Function Name** 

void USART\_ClearFlag ( *USART\_TypeDef* \* USARTx, uint32\_t USART FLAG)

**Function Description** 

Parameters

Clears the USARTx's pending flags.

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_FLAG**: specifies the flag to clear. This parameter can be any combination of the following values:
  - USART\_FLAG\_WUF: Wake up flag.
  - USART\_FLAG\_CMF: Character match flag.
  - USART FLAG EOBF: End of block flag.
  - USART\_FLAG\_RTOF: Receive time out flag.
  - USART\_FLAG\_CTS: CTS Change flag.
  - USART\_FLAG\_LBD: LIN Break detection flag.
  - USART\_FLAG\_TC: Transmission Complete flag.
  - USART\_FLAG\_IDLE: IDLE line detected flag.
  - USART\_FLAG\_ORE: OverRun Error flag.
  - USART\_FLAG\_NE: Noise Error flag.
  - USART\_FLAG\_FE: Framing Error flag. USART\_FLAG\_PE: Parity Errorflag.

# Return values

Notes

None.

RXNE pending bit is cleared by a read to the USART\_RDR register (USART\_ReceiveData()) or by writing 1 to the RXFRQ in the register USART\_RQR (USART\_RequestCmd()).TC flag can be also cleared by software sequence: a read operation to USART\_SR register (USART\_GetFlagStatus()) followed by a write operation to USART\_TDR register (USART\_SendData()).TXE flag is cleared by a write to the USART\_TDR register (USART\_SendData()) or by writing 1 to the TXFRQ in the register USART\_RQR (USART\_RequestCmd()).SBKF flag is cleared by 1 to the SBKRQ in the register USART\_RQR (USART\_RequestCmd()).

#### 23.2.17.6 USART GetITStatus

ITStatus USART\_GetITStatus ( USART\_TypeDef \* USARTx, **Function Name** 

uint32 t USART IT)

**Function Description** Checks whether the specified USART interrupt has occurred or

not.

**Parameters** 

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_IT:** specifies the USART interrupt source to check. This parameter can be one of the following values:
  - USART\_IT\_WU: Wake up interrupt.
  - **USART\_IT\_CM**: Character match interrupt.
  - USART IT EOB: End of block interrupt.
  - **USART IT RTO:** Receive time out interrupt.
  - USART\_IT\_CTS: CTS change interrupt.
  - USART\_IT\_LBD: LIN Break detection interrupt.
  - **USART IT TXE:** Tansmit Data Register empty
  - **USART\_IT\_TC**: Transmission complete interrupt.
  - USART\_IT\_RXNE: Receive Data register not empty interrupt.
  - **USART IT IDLE:** Idle line detection interrupt.
  - USART\_IT\_ORE: OverRun Error interrupt.
  - **USART\_IT\_NE**: Noise Error interrupt.
  - **USART IT FE:** Framing Error interrupt.
  - **USART\_IT\_PE**: Parity Error interrupt.

Return values

The new state of USART\_IT (SET or RESET).

**Notes** 

None.

# 23.2.17.7 USART\_ClearITPendingBit

**Function Name** void USART ClearITPendingBit ( USART TypeDef \* USARTx,

uint32\_t USART\_IT)

**Function Description** Clears the USARTx's interrupt pending bits.

**Parameters** 

**USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

**USART\_IT:** specifies the interrupt pending bit to clear. This parameter can be one of the following values:

558/584 DocID023800 Rev 1 **477** 

USART IT WU: Wake up interrupt. **USART\_IT\_CM**: Character match interrupt. USART\_IT\_EOB: End of block interrupt. **USART\_IT\_RTO**: Receive time out interrupt. USART\_IT\_CTS: CTS change interrupt. USART\_IT\_LBD: LIN Break detection interrupt. **USART\_IT\_TC**: Transmission complete interrupt. USART\_IT\_IDLE: IDLE line detected interrupt. **USART IT ORE:** OverRun Error interrupt. **USART\_IT\_NE**: Noise Error interrupt. **USART\_IT\_FE**: Framing Error interrupt. **USART\_IT\_PE**: Parity Error interrupt.

#### Return values

#### **Notes**

None.

RXNE pending bit is cleared by a read to the USART\_RDR register (USART\_ReceiveData()) or by writing 1 to the RXFRQ in the register USART\_RQR (USART\_RequestCmd()).TC pending bit can be also cleared by software sequence: a read operation to USART SR register (USART\_GetITStatus()) followed by a write operation to USART TDR register (USART SendData()).TXE pending bit is cleared by a write to the USART\_TDR register (USART\_SendData()) or by writing 1 to the TXFRQ in the register USART\_RQR (USART\_RequestCmd()).

#### 23.2.18 STOP mode functions

#### 23.2.18.1 USART STOPModeCmd

| Function Name        | void USART_STOPModeCmd ( <i>USART_TypeDef</i> * USARTx,<br><i>FunctionalState</i> NewState)                                                                                                                                                                                   |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function Description | Enables or disables the specified USART peripheral in STOP Mode.                                                                                                                                                                                                              |  |  |
| Parameters           | <ul> <li>USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.</li> <li>NewState: new state of the USARTx peripheral state in stop mode. This parameter can be: ENABLE or DISABLE.</li> </ul> |  |  |
| Return values        | None.                                                                                                                                                                                                                                                                         |  |  |
| Notes                | <ul> <li>This function has to be called when USART clock is set to<br/>HSI or LSE.</li> </ul>                                                                                                                                                                                 |  |  |

# 23.2.18.2 USART\_StopModeWakeUpSourceConfig

Function Name void USART\_StopModeWakeUpSourceConfig (

USART\_TypeDef \* USARTx, uint32\_t USART\_WakeUpSource)

**Function Description** 

Selects the USART WakeUp method form stop mode.

**Parameters** 

- **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_WakeUp**: specifies the selected USART wakeup method. This parameter can be one of the following values:
  - USART\_WakeUpSource\_AddressMatch: WUF active on address match.
  - USART\_WakeUpSource\_StartBit: WUF active on Start bit detection.
  - USART\_WakeUpSource\_RXNE: WUF active on RXNE.

Return values

None.

Notes

This function has to be called before calling USART\_Cmd() function.

#### 23.2.19 Data transfer functions

#### 23.2.19.1 USART SendData

Function Name void USART\_SendData ( USART\_TypeDef \* USARTx, uint16\_t

Data)

**Function Description** 

Transmits single data through the USARTx peripheral.

**Parameters** 

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

**Data:** the data to transmit.

Return values

None.

Notes

None.

### 23.2.19.2 USART\_ReceiveData

Function Name uint16\_t USART\_ReceiveData ( USART\_TypeDef \* USARTx)

**Function Description** 

Returns the most recent received data by the USARTx peripheral.

**Parameters** 

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

Return values

• The received data.

**Notes** 

None.

#### 23.2.20 AutoBaudRate functions

# 23.2.20.1 USART\_AutoBaudRateCmd

Function Name void USART\_AutoBaudRateCmd ( USART\_TypeDef \*

USARTx, FunctionalState NewState)

**Function Description** 

Enables or disables the Auto Baud Rate.

**Parameters** 

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

NewState: new state of the USARTx auto baud rate. This
 newstate can be FNARLE or DISARLE.

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 23.2.20.2 USART AutoBaudRateConfig

Function Name void USART\_AutoBaudRateConfig ( USART\_TypeDef \*

USARTx, uint32\_t USART\_AutoBaudRate)

**Function Description** 

Selects the USART auto baud rate method.

**Parameters** 

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

DocID023800 Rev 1 561/584

USART3 or UART4 or UART5.

- USART\_AutoBaudRate: specifies the selected USART auto baud rate method. This parameter can be one of the following values:
  - USART\_AutoBaudRate\_StartBit: Start Bit duration measurement.
  - USART\_AutoBaudRate\_FallingEdge: Falling edge to falling edge measurement.
  - USART\_AutoBaudRate\_0x7FFrame: 0x7F frame.USART\_AutoBaudRate\_0x55Frame: 0x55 frame.

Return values

None.

Notes

This function has to be called before calling USART\_Cmd() function.

# 23.2.21 MultiProcessor Communication functions

# 23.2.21.1 USART\_SetAddress

Function Name void USART\_SetAddress ( USART\_TypeDef \* USARTx,

uint8\_t USART\_Address)

Function Description Sets the address of the USART node.

Parameters • USARTx : Select the USART per

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

USART\_Address: Indicates the address of the USART node.

Return values • None.

Notes • None.

#### 23.2.21.2 USART MuteModeCmd

Function Name void USART\_MuteModeCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

Function Description Enables or disables the USART's mute mode.

Parameters • USARTx: Select the USART peripheral. This parameter can

562/584 DocID023800 Rev 1

be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

 NewState: new state of the USART mute mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

# 23.2.21.3 USART\_MuteModeWakeUpConfig

Function Name void USART\_MuteModeWakeUpConfig ( USART\_TypeDef \*

USARTx, uint32\_t USART\_WakeUp)

**Function Description** 

Selects the USART WakeUp method from mute mode.

Parameters

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

- **USART\_WakeUp**: specifies the USART wakeup method. This parameter can be one of the following values:
  - USART\_WakeUp\_IdleLine: WakeUp by an idle line detection
  - USART\_WakeUp\_AddressMark: WakeUp by an address mark

Return values

None.

Notes

None.

#### 23.2.21.4 USART\_AddressDetectionConfig

Function Name void USART\_AddressDetectionConfig ( USART\_TypeDef \*

USARTx, uint32\_t USART\_AddressLength)

**Function Description** 

Parameters

Configure the the USART Address detection length.

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

• **USART\_AddressLength**: specifies the USART address length detection. This parameter can be one of the following values:

DocID023800 Rev 1 563/584

- USART\_AddressLength\_4b: 4-bit address length detection
- USART\_AddressLength\_7b: 7-bit address length detection

Return values

None.

**Notes** 

None.

#### 23.2.22 LIN mode functions

# 23.2.22.1 USART\_LINBreakDetectLengthConfig

Function Name void USART\_LINBreakDetectLengthConfig ( USART\_TypeDef

\* USARTx, uint32\_t USART\_LINBreakDetectLength)

Function Description
Parameters

Sets the USART LIN Break detection length.

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

- USART\_LINBreakDetectLength: specifies the LIN break detection length. This parameter can be one of the following values:
  - USART\_LINBreakDetectLength\_10b: 10-bit break detection
  - USART\_LINBreakDetectLength\_11b: 11-bit break detection

Return values

None.

Notes

None.

# 23.2.22.2 USART\_LINCmd

Function Name void USART\_LINCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

**Function Description** 

Enables or disables the USART's LIN mode.

**Parameters** 

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

564/584 DocID023800 Rev 1

NewState: new state of the USART LIN mode. This parameter can be: ENABLE or DISABLE.

Return values

**Notes** 

None.

None.

#### 23.2.23 Halfduplex mode function

#### 23.2.23.1 USART\_HalfDuplexCmd

**Function Name** void USART\_HalfDuplexCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

**Function Description** Enables or disables the USART's Half Duplex communication.

**Parameters USARTx**: Select the USART peripheral. This parameter can

> be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.

NewState: new state of the USART Communication. This

parameter can be: ENABLE or DISABLE.

Return values None.

Notes None.

#### 23.2.24 **Smartcard mode functions**

#### **USART\_SetGuardTime** 23.2.24.1

Return values

**Function Name** void USART\_SetGuardTime ( USART\_TypeDef \* USARTx,

uint8\_t USART\_GuardTime)

**Function Description** Sets the specified USART guard time.

None.

**Parameters** USARTx: Select the USART peripheral. This parameter can

be one of the following values: USART1 or USART2 or USART3.

**USART\_GuardTime**: specifies the guard time.

Notes None.

DocID023800 Rev 1 565/584

### 23.2.24.2 USART\_SmartCardCmd

Function Name void USART\_SmartCardCmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

Function Description Enables or disables the USART's Smart Card mode.

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

USART3.

• NewState: new state of the Smart Card mode. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 23.2.24.3 USART\_SmartCardNACKCmd

Function Name void USART\_SmartCardNACKCmd ( USART\_TypeDef \*

USARTx, FunctionalState NewState)

Function Description Enables or disables NACK transmission.

Parameters • USARTx : Select the USART peripher

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or

USART3.

• NewState: new state of the NACK transmission. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes 

None.

# 23.2.24.4 USART\_SetAutoRetryCount

Function Name void USART\_SetAutoRetryCount ( USART\_TypeDef \*

**USARTx**, uint8 t USART AutoCount)

**Function Description** 

Sets the Smart Card number of retries in transmit and receive.

**Parameters** 

 USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3.

USART\_AutoCount: specifies the Smart Card auto retry

count.

Return values

None.

Notes

None.

# 23.2.24.5 USART\_SetBlockLength

Function Name void USART\_SetBlockLength ( USART\_TypeDef \* USARTx,

uint8\_t USART\_BlockLength)

**Function Description** 

Sets the Smart Card Block length.

**Parameters** 

• **USARTx**: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3.

USART\_BlockLength: specifies the Smart Card block

length.

Return values

None.

Notes

None.

# 23.2.25 IrDA mode functions

# 23.2.25.1 USART\_IrDAConfig

Function Name void USART\_IrDAConfig ( USART\_TypeDef \* USARTx,

uint32\_t USART\_IrDAMode)

DocID023800 Rev 1 567/584

Configures the USART's IrDA interface.

**Parameters** 

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- **USART\_IrDAMode**: specifies the IrDA mode. This parameter can be one of the following values:
  - USART\_IrDAMode\_LowPower :
    - USART IrDAMode Normal:

Return values

None.

Notes

• None.

### 23.2.25.2 USART\_IrDACmd

Function Name void USART\_IrDACmd ( USART\_TypeDef \* USARTx,

FunctionalState NewState)

**Function Description** 

Enables or disables the USART's IrDA interface.

**Parameters** 

- USARTx: Select the USART peripheral. This parameter can be one of the following values: USART1 or USART2 or USART3 or UART4 or UART5.
- NewState: new state of the IrDA mode. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

• None.

# 23.3 USART Firmware driver defines

# 23.3.1 USART

**USART** 

USART\_Address\_Detection

- #define: USART\_AddressLength\_4b ((uint32\_t)0x00000000)
- #define: USART\_AddressLength\_7b USART\_CR2\_ADDM7

#### USART\_AutoBaudRate\_Mode

- #define: USART\_AutoBaudRate\_StartBit ((uint32\_t)0x00000000)
- #define: USART\_AutoBaudRate\_FallingEdge USART\_CR2\_ABRMODE\_0
- #define: USART\_AutoBaudRate\_0x7FFrame USART\_CR2\_ABRMODE\_1
- #define: USART\_AutoBaudRate\_0x55Frame (USART\_CR2\_ABRMODE\_0 | USART\_CR2\_ABRMODE\_1)

#### USART\_Clock

- #define: **USART\_Clock\_Disable** ((uint32\_t)0x00000000)
- #define: USART\_Clock\_Enable USART\_CR2\_CLKEN

# USART\_Clock\_Phase

- #define: **USART\_CPHA\_1Edge** ((uint32\_t)0x00000000)
- #define: USART\_CPHA\_2Edge USART\_CR2\_CPHA

# USART\_Clock\_Polarity

- #define: **USART\_CPOL\_Low** ((uint32\_t)0x00000000)
- #define: USART\_CPOL\_High USART\_CR2\_CPOL

# USART\_DE\_Polarity

- #define: USART\_DEPolarity\_High ((uint32\_t)0x00000000)
- #define: USART\_DEPolarity\_Low USART\_CR3\_DEP

#### USART\_DMA\_Recception\_Error

- #define: USART\_DMAOnError\_Enable ((uint32\_t)0x00000000)
- #define: USART\_DMAOnError\_Disable USART\_CR3\_DDRE

#### USART\_DMA\_Requests

- #define: USART\_DMAReq\_Tx USART\_CR3\_DMAT
- #define: USART\_DMAReq\_Rx USART\_CR3\_DMAR

# USART\_Flags

- #define: USART\_FLAG\_REACK USART\_ISR\_REACK
- #define: USART\_FLAG\_TEACK USART\_ISR\_TEACK
- #define: USART\_FLAG\_WU USART\_ISR\_WUF
- #define: USART\_FLAG\_RWU USART\_ISR\_RWU
- #define: USART\_FLAG\_SBK USART\_ISR\_SBKF

- #define: USART\_FLAG\_CM USART\_ISR\_CMF
- #define: USART\_FLAG\_BUSY USART\_ISR\_BUSY
- #define: USART\_FLAG\_ABRF USART\_ISR\_ABRF
- #define: USART\_FLAG\_ABRE USART\_ISR\_ABRE
- #define: USART\_FLAG\_EOB USART\_ISR\_EOBF
- #define: USART\_FLAG\_RTO USART\_ISR\_RTOF
- #define: USART\_FLAG\_nCTSS USART\_ISR\_CTS
- #define: USART\_FLAG\_CTS USART\_ISR\_CTSIF
- #define: USART\_FLAG\_LBD USART\_ISR\_LBD
- #define: USART\_FLAG\_TXE USART\_ISR\_TXE
- #define: USART\_FLAG\_TC USART\_ISR\_TC
- #define: **USART\_FLAG\_RXNE USART\_ISR\_RXNE**

- #define: USART\_FLAG\_IDLE USART\_ISR\_IDLE
- #define: **USART\_FLAG\_ORE USART\_ISR\_ORE**
- #define: USART\_FLAG\_NE USART\_ISR\_NE
- #define: USART\_FLAG\_FE USART\_ISR\_FE
- #define: USART\_FLAG\_PE USART\_ISR\_PE

#### USART\_Hardware\_Flow\_Control

- #define: USART\_HardwareFlowControl\_None ((uint32\_t)0x00000000)
- #define: USART\_HardwareFlowControl\_RTS USART\_CR3\_RTSE
- #define: USART\_HardwareFlowControl\_CTS USART\_CR3\_CTSE
- #define: USART\_HardwareFlowControl\_RTS\_CTS (USART\_CR3\_RTSE | USART\_CR3\_CTSE)

### USART\_Interrupt\_definition

- #define: USART\_IT\_WU ((uint32\_t)0x00140316)
- #define: **USART\_IT\_CM** ((uint32\_t)0x0011010E)

- #define: USART\_IT\_EOB ((uint32\_t)0x000C011B)
- #define: *USART\_IT\_RTO* ((uint32\_t)0x000B011A)
- #define: **USART\_IT\_PE** ((uint32\_t)0x00000108)
- #define: *USART\_IT\_TXE* ((*uint32\_t*)0x00070107)
- #define: **USART\_IT\_TC** ((uint32\_t)0x00060106)
- #define: **USART\_IT\_RXNE** ((uint32\_t)0x00050105)
- #define: **USART\_IT\_IDLE** ((uint32\_t)0x00040104)
- #define: **USART\_IT\_LBD** ((uint32\_t)0x00080206)
- #define: **USART\_IT\_CTS** ((uint32\_t)0x0009030A)
- #define: **USART\_IT\_ERR** ((uint32\_t)0x00000300)
- #define: **USART\_IT\_ORE** ((uint32\_t)0x00030300)
- #define: **USART\_IT\_NE** ((uint32\_t)0x00020300)

• #define: **USART\_IT\_FE** ((uint32\_t)0x00010300)

# USART\_Inversion\_Pins

- #define: USART\_InvPin\_Tx USART\_CR2\_TXINV
- #define: USART\_InvPin\_Rx USART\_CR2\_RXINV

# USART\_IrDA\_Low\_Power

- #define: USART\_IrDAMode\_LowPower USART\_CR3\_IRLP
- #define: USART\_IrDAMode\_Normal ((uint32\_t)0x00000000)

# USART\_Last\_Bit

- #define: USART\_LastBit\_Disable ((uint32\_t)0x00000000)
- #define: USART\_LastBit\_Enable USART\_CR2\_LBCL

#### USART\_LIN\_Break\_Detection\_Length

- #define: USART\_LINBreakDetectLength\_10b ((uint32\_t)0x00000000)
- #define: USART\_LINBreakDetectLength\_11b USART\_CR2\_LBDL

# USART\_Mode

#define: USART\_Mode\_Rx USART\_CR1\_RE

• #define: USART\_Mode\_Tx USART\_CR1\_TE

#### USART\_MuteMode\_WakeUp\_methods

- #define: USART\_WakeUp\_IdleLine ((uint32\_t)0x00000000)
- #define: USART\_WakeUp\_AddressMark USART\_CR1\_WAKE

#### USART\_OVR\_DETECTION

- #define: USART\_OVRDetection\_Enable ((uint32\_t)0x00000000)
- #define: USART\_OVRDetection\_Disable USART\_CR3\_OVRDIS

# USART\_Parity

- #define: **USART\_Parity\_No** ((uint32\_t)0x00000000)
- #define: USART\_Parity\_Even USART\_CR1\_PCE
- #define: USART\_Parity\_Odd (USART\_CR1\_PCE | USART\_CR1\_PS)

#### USART\_Request

- #define: USART\_Request\_ABRRQ USART\_RQR\_ABRRQ
- #define: USART\_Request\_SBKRQ USART\_RQR\_SBKRQ
- #define: USART\_Request\_MMRQ USART\_RQR\_MMRQ

- #define: USART\_Request\_RXFRQ USART\_RQR\_RXFRQ
- #define: USART\_Request\_TXFRQ USART\_RQR\_TXFRQ

#### USART\_StopMode\_WakeUp\_methods

- #define: USART\_WakeUpSource\_AddressMatch ((uint32\_t)0x00000000)
- #define: USART\_WakeUpSource\_StartBit USART\_CR3\_WUS\_1
- #define: USART\_WakeUpSource\_RXNE (uint32\_t)(USART\_CR3\_WUS\_0 | USART\_CR3\_WUS\_1)

# USART\_Stop\_Bits

- #define: **USART\_StopBits\_1** ((uint32\_t)0x00000000)
- #define: USART\_StopBits\_2 USART\_CR2\_STOP\_1
- #define: USART\_StopBits\_1\_5 (USART\_CR2\_STOP\_0 | USART\_CR2\_STOP\_1)

# USART\_Word\_Length

- #define: **USART\_WordLength\_8b** ((uint32\_t)0x00000000)
- #define: USART\_WordLength\_9b USART\_CR1\_M

# 24 Window watchdog (WWDG)

# 24.1 WWDG Firmware driver registers structures

# 24.1.1 WWDG\_TypeDef

WWDG\_TypeDef is defined in the stm32f30x.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t CFR
- IO uint32 t SR

#### **Field Documentation**

- \_\_IO uint32\_t WWDG\_TypeDef::CR
   \_\_WWDG Control register, Address offset: 0x00
   \_\_IO uint32\_t WWDG\_TypeDef::CFR
   \_\_WWDG Configuration register, Address offset: 0x04
   \_\_IO uint32\_t WWDG\_TypeDef::SR
   \_\_WWDG Status register, Address offset: 0x08
- 24.2 WWDG Firmware driver API description

The following section lists the various functions of the WWDG library.

# 24.2.1 WWDG features

Once enabled the WWDG generates a system reset on expiry of a programmed time period, unless the program refreshes the counter (downcounter) before to reach 0x3F value (i.e. a reset is generated when the counter value rolls over from 0x40 to 0x3F).

An MCU reset is also generated if the counter value is refreshed before the counter has reached the refresh window value. This implies that the counter must be refreshed in a limited window.

Once enabled the WWDG cannot be disabled except by a system reset.

WWDGRST flag in RCC\_CSR register can be used to inform when a WWDG reset occurs.

The WWDG counter input clock is derived from the APB clock divided by a programmable prescaler.

WWDG counter clock = PCLK1 / Prescaler.

WWDG timeout = (WWDG counter clock) \* (counter value).

Min-max timeout value @36MHz (PCLK1): ~114us / ~58.3ms.

#### 24.2.2 How to use this driver

- 1. Enable WWDG clock using RCC\_APB1PeriphClockCmd(RCC\_APB1Periph\_WWDG, ENABLE) function.
- 2. Configure the WWDG prescaler using WWDG\_SetPrescaler() function.
- 3. Configure the WWDG refresh window using WWDG SetWindowValue() function.
- 4. Set the WWDG counter value and start it using WWDG\_Enable() function. When the WWDG is enabled the counter value should be configured to a value greater than 0x40 to prevent generating an immediate reset.
- 5. Optionally you can enable the Early wakeup interrupt which is generated when the counter reach 0x40. Once enabled this interrupt cannot be disabled except by a system reset.
- 6. Then the application program must refresh the WWDG counter at regular intervals during normal operation to prevent an MCU reset, using WWDG\_SetCounter() function. This operation must occur only when the counter value is lower than the refresh window value, programmed using WWDG\_SetWindowValue().

# 24.2.3 Prescaler, Refresh window and Counter configuration functions

- WWDG\_DeInit()
- WWDG SetPrescaler()
- WWDG\_SetWindowValue()
- WWDG\_EnableIT()
- WWDG\_SetCounter()

#### 24.2.4 WWDG activation function

• WWDG Enable()

# 24.2.5 Interrupts and flags management functions

- WWDG\_GetFlagStatus()
- WWDG\_ClearFlag()

# 24.2.6 Prescaler, Refresh window and Counter configuration functions

#### 24.2.6.1 WWDG DeInit

Notes

Function Name void WWDG\_Delnit (void)

Function Description Deinitializes the WWDG peripheral registers to their default reset

values.

None.

Parameters • None.
Return values • None.

578/584 DocID023800 Rev 1

# 24.2.6.2 WWDG\_SetPrescaler

Function Name void WWDG\_SetPrescaler ( uint32\_t WWDG\_Prescaler)

**Function Description** 

Sets the WWDG Prescaler.

**Parameters** 

- **WWDG\_Prescaler:** specifies the WWDG Prescaler. This parameter can be one of the following values:
  - WWDG\_Prescaler\_1: WWDG counter clock = (PCLK1/4096)/1
  - WWDG\_Prescaler\_2: WWDG counter clock = (PCLK1/4096)/2
  - WWDG\_Prescaler\_4: WWDG counter clock = (PCLK1/4096)/4
  - WWDG\_Prescaler\_8: WWDG counter clock = (PCLK1/4096)/8

Return values

None.

**Notes** 

None.

# 24.2.6.3 WWDG\_SetWindowValue

Function Name void WWDG\_SetWindowValue ( uint8\_t WindowValue)

**Function Description** 

Sets the WWDG window value.

**Parameters** 

• **WindowValue**: specifies the window value to be compared to the downcounter. This parameter value must be lower than 0x80.

Return values

None.

Notes

None.

#### 24.2.6.4 WWDG EnableIT

void WWDG\_EnableIT (void) **Function Name** 

None.

Enables the WWDG Early Wakeup interrupt(EWI). **Function Description** 

**Parameters** None. Return values

Notes Once enabled this interrupt cannot be disabled except by a system reset.

#### 24.2.6.5 WWDG\_SetCounter

void WWDG\_SetCounter ( uint8\_t Counter) **Function Name** 

**Function Description** Sets the WWDG counter value.

**Parameters** Counter: specifies the watchdog counter value. This parameter must be a number between 0x40 and 0x7F (to

prevent generating an immediate reset).

Return values None.

Notes None.

#### 24.2.7 **WWDG** activation functions

#### 24.2.7.1 WWDG\_Enable

**Function Name** void WWDG\_Enable ( uint8\_t Counter)

**Function Description** Enables WWDG and load the counter value.

**Parameters** Counter: specifies the watchdog counter value. This

parameter must be a number between 0x40 and 0x7F (to

prevent generating an immediate reset).

Return values None.

Notes None.

# 24.2.8 Interrupts and flags management functions

# 24.2.8.1 WWDG\_GetFlagStatus

Function Name FlagStatus WWDG\_GetFlagStatus (void)

Function Description Checks whether the Early Wakeup interrupt flag is set or not.

Parameters • None.

Return values • The new state of the Early Wakeup interrupt flag (SET or

RESET).

Notes • None.

# 24.2.8.2 WWDG\_ClearFlag

Function Name void WWDG\_ClearFlag (void)

Function Description Clears Early Wakeup interrupt flag.

Parameters • None.

Return values • None.

Notes • None.

# 24.3 WWDG Firmware driver defines

# 24.3.1 WWDG

WWDG

WWDG Prescaler

#define: WWDG\_Prescaler\_1 ((uint32\_t)0x00000000)

• #define: WWDG\_Prescaler\_2 ((uint32\_t)0x00000080)

- #define: WWDG\_Prescaler\_4 ((uint32\_t)0x00000100)
- #define: WWDG\_Prescaler\_8 ((uint32\_t)0x00000180)

UM1581 Revision history

# 25 Revision history

Table 16: Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 25-Oct-2012 | 1        | Initial release. |

#### **Please Read Carefully**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at anytime, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately voidany warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain -Sweden - Switzerland - United Kingdom - United States of America

www.st.com